On Fri, Dec 14, 2018 at 12:56:03AM +0530, Jagan Teki wrote: > On Thu, Dec 13, 2018 at 8:37 PM Sean Paul <sean@xxxxxxxxxx> wrote: > > > > On Fri, Nov 16, 2018 at 10:09:15PM +0530, Jagan Teki wrote: > > > Feiyang FY07024DI26A30-D is 1024x600, 4-lane MIPI-DSI LCD panel. > > > > > > Add panel driver for it. > > > > > > Signed-off-by: Jagan Teki <jagan@xxxxxxxxxxxxxxxxxxxx> > > > --- > > > MAINTAINERS | 6 + > > > drivers/gpu/drm/panel/Kconfig | 9 + > > > drivers/gpu/drm/panel/Makefile | 1 + > > > .../drm/panel/panel-feiyang-fy07024di26a30d.c | 286 ++++++++++++++++++ > > > 4 files changed, 302 insertions(+) > > > create mode 100644 drivers/gpu/drm/panel/panel-feiyang-fy07024di26a30d.c > > > /snip > > > diff --git a/drivers/gpu/drm/panel/panel-feiyang-fy07024di26a30d.c b/drivers/gpu/drm/panel/panel-feiyang-fy07024di26a30d.c > > > new file mode 100644 > > > index 000000000000..a4b46bd8fdbe > > > --- /dev/null > > > +++ b/drivers/gpu/drm/panel/panel-feiyang-fy07024di26a30d.c /snip > > > +static int feiyang_prepare(struct drm_panel *panel) > > > +{ > > > + struct feiyang *ctx = panel_to_feiyang(panel); > > > + struct mipi_dsi_device *dsi = ctx->dsi; > > > + unsigned int i; > > > + int ret; > > > + > > > + ret = regulator_enable(ctx->dvdd); > > > + if (ret) > > > + return ret; > > > + > > > + msleep(100); > > > > nit: You should do your best to correlate the sleeps with the timing parameters > > from the datasheet with a comment. > > > > ie: > > /* T1: > 100ms */ > > msleep(100); > > Sorry, what does this mean? On page 9 of the datasheet you sent me [1], it has the delays required to safely power up the panel. This delay is the time between dvdd going high and avdd going high. On the figure in the datasheet, this would be T2 (T1 is dvdd rise time and should be handled in the regulator subsystem (iirc)). Also according to the datasheet, T2 just needs to be > 0, so you don't even need this delay. You could replace this with a comment like: /* T1 (dvdd rise time) + T2 (dvdd->avdd) > 0 */ So for all of the msleeps below you should get the delays from the datasheet and add a comment referencing them. Sean [1] - http://files.pine64.org/doc/datasheet/pine64/FY07024DI26A30-D_feiyang_LCD_panel.pdf > > > > > > + > > > + ret = regulator_enable(ctx->avdd); > > > + if (ret) > > > + return ret; > > > + > > > + msleep(20); > > > + > > > + gpiod_set_value(ctx->reset, 1); > > > + msleep(50); > > > + > > > + gpiod_set_value(ctx->reset, 0); > > > + msleep(20); > > > + > > > + gpiod_set_value(ctx->reset, 1); > > > + msleep(200); > > > + > > > + for (i = 0; i < ARRAY_SIZE(feiyang_init_cmds); i++) { > > > + const struct feiyang_init_cmd *cmd = > > > + &feiyang_init_cmds[i]; > > > + > > > + ret = mipi_dsi_dcs_write_buffer(dsi, cmd->data, cmd->len); > > > > ret = mipi_dsi_dcs_write_buffer(dsi, cmd->data, > > FEIYANG_INIT_CMD_LEN); > > > > > + if (ret < 0) > > > + return ret; > > > + } > > > + > > > + return 0; > > > +} > > > + > > > +static int feiyang_enable(struct drm_panel *panel) > > > +{ > > > + struct feiyang *ctx = panel_to_feiyang(panel); > > > + > > > + msleep(120); > > > + > > > + mipi_dsi_dcs_set_display_on(ctx->dsi); > > > + backlight_enable(ctx->backlight); > > > + > > > + return 0; > > > +} > > > + > > > +static int feiyang_disable(struct drm_panel *panel) > > > +{ > > > + struct feiyang *ctx = panel_to_feiyang(panel); > > > + > > > + backlight_disable(ctx->backlight); > > > + return mipi_dsi_dcs_set_display_on(ctx->dsi); > > > > set_display_on? You probably want set_display_off here :) > > > > > +} > > > + > > > +static int feiyang_unprepare(struct drm_panel *panel) > > > +{ > > > + struct feiyang *ctx = panel_to_feiyang(panel); > > > + int ret; > > > + > > > + ret = mipi_dsi_dcs_set_display_off(ctx->dsi); > > > + if (ret < 0) > > > + DRM_DEV_ERROR(panel->dev, "failed to set display off: %d\n", > > > + ret); > > > + > > > + ret = mipi_dsi_dcs_enter_sleep_mode(ctx->dsi); > > > + if (ret < 0) > > > + DRM_DEV_ERROR(panel->dev, "failed to enter sleep mode: %d\n", > > > + ret); > > > + > > > + msleep(100); > > > + > > > + regulator_disable(ctx->avdd); > > > + > > > + regulator_disable(ctx->dvdd); > > > + > > > + gpiod_set_value(ctx->reset, 0); > > > + > > > + gpiod_set_value(ctx->reset, 1); > > > + > > > + gpiod_set_value(ctx->reset, 0); > > > > Presumably this reset line toggle isn't needed since the rails are already > > disabled? > > Yes, rails need to reset and turn off. will swap. > > > > > > + > > > + return 0; > > > +} > > > + > > > +static const struct drm_display_mode feiyang_default_mode = { > > > + .clock = 55000, > > > + .vrefresh = 60, > > > > This doesn't add up correctly. The pixel clock should be equal to: > > > > (htotal * vtotal * vrefresh) / 1000 > > > > For this reason, we usually don't specify the refresh rate since it can be > > misleading. Your actual refresh rate with the pixel clock you specified is > > actually going to be 56.2Hz instead of the 60 you want. > > The actual BSP do work 55MHz[1], I do specify refresh rate unnecessarily. Well, the BSP has a bug in it then :) You either want the refresh rate to be 60Hz or you want the pixel clock to be 55MHz, you can't have both with the timing you have now. You'll need to alter the pixel clock or porches to get 60Hz. Sean > > [1] https://gitlab.com/pine64-android/tools/blob/01b3d9388439106bdd9985cf738c1b876bd617d3/pack/chips/sun50iw1p1/configs/db1000_lcd/sys_config_rgmii.fex#L483 -- Sean Paul, Software Engineer, Google / Chromium OS _______________________________________________ dri-devel mailing list dri-devel@xxxxxxxxxxxxxxxxxxxxx https://lists.freedesktop.org/mailman/listinfo/dri-devel