Comment # 5
on bug 98821
from Alex Deucher
Can you clarify the behavior you are seeing as per my questions in comment 1? Is it possible this failure is just random? I don't see why drm/amdgpu:impl vgt_flush for VI(V5) would have any affect on mclk at all. It's just adding some additional synchronization packets that mesa may already submit today. The following are likely the reason the mclk is getting stuck. [ 1.570820] failed to send message 5e ret is 0 [ 1.953147] failed to send pre message 145 ret is 0 Please use /sys/kernel/debug/dri/64/amdgpu_pm_info to verify the clocks at runtime rather than the files in sysfs.
You are receiving this mail because:
- You are the assignee for the bug.
_______________________________________________ dri-devel mailing list dri-devel@xxxxxxxxxxxxxxxxxxxxx https://lists.freedesktop.org/mailman/listinfo/dri-devel