On Sat, Oct 26, 2019 at 08:03:12PM +0200, Marek Vasut wrote: > On 10/21/19 12:18 PM, Andrew Murray wrote: > [...] > >>>> In case the "dma-ranges" DT property contains either too many ranges > >>>> or the range start address is unaligned in such a way that populating > >>>> the range into the controller requires multiple entries, a situation > >>>> may occur where all ranges cannot be loaded into the controller. > >>>> > >>>> Currently, the driver refuses to probe in such a situation. Relax this > >>>> behavior, load as many ranges as possible and warn if some ranges do > >>>> not fit anymore. > >>> > >>> What is the motivation for relaxing this? > >> > >> U-Boot can fill the ranges in properly now, the list would be longer in > >> such a case and the driver would fail to probe (because the list is > >> longer than what the hardware can support). > > > > Is this the U-Boot patch you refer to: > > > > https://patchwork.ozlabs.org/patch/1129436/ > > Yes. > > > As pci_set_region is called with the same address for PCI and CPU memory > > this implies there is a 1:1 mapping - therefore I don't see a need for > > multiple mappings for each DRAM bank. (Also if this controller has a > > 32 bit limitation, shouldn't this code limit the addresses before calling > > pci_set_region?). > It would certainly be helpful to know about this dma-ranges detail > earlier, this whole thing could've been avoided. Now all I can do is get > that patch reverted for the next U-Boot release. Yes, I can appreciate the frustration this delay has caused. Though as there are now more reviewers for PCI controllers on this list, future patches ought to get feedback sooner. > > But this still leaves me with one open question -- how do I figure out > what to program into the PCI controller inbound windows, so that the > controller correctly filters inbound transfers which are targetting > nonexisting memory ? Your driver should program into the RC->CPU windows, the exact ranges described in the dma-ranges. Whilst also respecting the alignment and max-size rules your controller has (e.g. the existing upstream logic and also the new logic that recalculates the alignment per entry). As far as I can tell from looking at your U-Boot patch, I think I'd expect a single dma-range to be presented in the DT, that describes 0:0xFFFFFFFF => 0:0xFFFFFFFF. This is because 1) I understand your controller is limited to 32 bits. And 2) there is a linear mapping between PCI and CPU addresses (given that the second and third arguments on pci_set_region are both the same). As you point out, this range includes lots of things that you don't want the RC to touch - such as non-existent memory. This is OK, when Linux programs addresses into the various EP's for them to DMA to host memory, it uses its own logic to select addresses that are in RAM, the purpose of the dma-range is to describe what the CPU RAM address looks like from the perspective of the RC (for example if the RC was wired with an offset such that made memory writes from the RC made to 0x00000000 end up on the system map at 0x80000000, we need to tell Linux about this offset. Otherwise when a EP device driver programs a DMA address of a RAM buffer at 0x90000000, it'll end up targetting 0x110000000. Thankfully our dma-range will tell Linux to apply an offset such that the actual address written to the EP is 0x10000000.). In your case the dma-range also serves to describe a limit to the range of addresses we can reach. Thanks, Andrew Murray > > -- > Best regards, > Marek Vasut