On Mon, 30 Sep 2024 16:15:41 +0200 Angelo Dureghello <adureghello@xxxxxxxxxxxx> wrote: > On 29.09.2024 11:51, Jonathan Cameron wrote: > > On Thu, 19 Sep 2024 11:20:00 +0200 > > Angelo Dureghello <adureghello@xxxxxxxxxxxx> wrote: > > > > > From: Angelo Dureghello <adureghello@xxxxxxxxxxxx> > > > > > > There is a version AXI DAC IP block (for FPGAs) that provides > > > a physical bus for AD3552R and similar chips, and acts as > > > an SPI controller. > > > > Wrap is a bit short. Aim for < 75 chars for patch descriptions. > > > > > > > > For this case, the binding is modified to include some > > > additional properties. > > > > > > Signed-off-by: Angelo Dureghello <adureghello@xxxxxxxxxxxx> > > > --- > > > .../devicetree/bindings/iio/dac/adi,ad3552r.yaml | 42 ++++++++++++++++++++++ > > > 1 file changed, 42 insertions(+) > > > > > > diff --git a/Documentation/devicetree/bindings/iio/dac/adi,ad3552r.yaml b/Documentation/devicetree/bindings/iio/dac/adi,ad3552r.yaml > > > index 41fe00034742..aca4a41c2633 100644 > > > --- a/Documentation/devicetree/bindings/iio/dac/adi,ad3552r.yaml > > > +++ b/Documentation/devicetree/bindings/iio/dac/adi,ad3552r.yaml > > > @@ -60,6 +60,18 @@ properties: > > > $ref: /schemas/types.yaml#/definitions/uint32 > > > enum: [0, 1, 2, 3] > > > > > > + io-backends: > > > + description: The iio backend reference. > > > > Give a description of what the backend does in this case. I.e. that it is > > a qspi DDR backend with ... > > > > > + An example backend can be found at > > > + https://analogdevicesinc.github.io/hdl/library/axi_ad3552r/index.html > > > + maxItems: 1 > > > + > > > + adi,synchronous-mode: > > > + description: Enable waiting for external synchronization signal. > > > + Some AXI IP configuration can implement a dual-IP layout, with internal > > > + wirings for streaming synchronization. > > > > I've no idea what a dual-IP layout is. Can you provide a little more info > > here? What are the two IPs? > > > IP is a term used in fpga design as "intellectual property", that is > intended as a functional block of logic or data used to make a > field-programmable gate array module. > > A dual layout is just 2 same fpga modules in place of one. > > I can add a "fpga" regerence to be more clear. IP I was familiar with. I'm more interested in what each IP is doing in this case. Or at least an example of what sort of split of functionality might make use of this. Jonathan