On Wed, Mar 06, 2013 at 05:20:32AM +0000, Stephen Boyd wrote: > On 03/05/13 14:03, Stephen Boyd wrote: > > On 03/05/13 00:34, Will Deacon wrote: > >> I was looking at this the other day and wondered whether we could set > >> HWCAP_IDIV in __v7_setup, depending on ID_ISAR0[27:24]. I can't immediately > >> think why that would be difficult, but similarly there may well be a reason > >> why we assign it like this. > >> > >> Fancy taking a look? > > Ok I'll take a look. > > Hmm. I wonder if we did it this way because between version B and C of > DDI0406 the definition of those bits changed. > > In DDI0406B we have > > 0 - no support > 1 - support > > and in DDI0406C we have > > 0 - no support > 1 - support in Thumb > 2 - support in Thumb and ARM Well spotted, although I think this a documentation error. I've checked both A7 and A15 and they both advertise '2' (although r0p0 TRM for A7 also gets this wrong, the CPU does the right thing). What about the Qualcomm CPUs? Will -- To unsubscribe from this list: send the line "unsubscribe linux-arm-msm" in the body of a message to majordomo@xxxxxxxxxxxxxxx More majordomo info at http://vger.kernel.org/majordomo-info.html