Even though the VRR timing generator (TG) is primarily used for variable refresh rates, it can be used for fixed refresh rates as well. For a fixed refresh rate the Flip Line and Vmax must be equal (TRANS_VRR_FLIPLINE = TRANS_VRR_VMAX). Beyond that, there are some dependencies between the VRR timings and the legacy timing generator registers. This series is an attempt to use VRR TG for fixed refresh rate. For platforms XE2LPD+, always go with VRR timing generator for both fixed and variable refresh rate cases. Rev2: -Added support from MTL+ and for HDMI too. -Changed VRR VSYNC programming which is required for HDMI. -Modified vrr compute config for bigjoiner case. (Still to be tested). Rev3: -Start support from XE2LPD+ as MTL needs a WA to have PSR +VRR (fixed refresh rate) -Add changes to enable PSR with VRR with fixed refresh rate. Rev4: -Addressed review comments from Mitul and rebased. Rev5: -Avoid MSA Ignore PAR timing enable bit for fixed refresh rate with VRR TG. -Skip VRR compute config for HDMI connected via DP-HDMI2.1 PCON. -Print fixed_rr along with other VRR parameters in crtc state dump. -Rebase Rev6: -Refactor VRR code to have distinct modes in which VRR timing generator can be used: VRR, FIXED_RR, CMRR. -Bring the cmmr attributes in vrr struct. -Remove condition flipline > vmin for LNL. -Account for vmax being 0 based while MSA vtotal being 1 based. Rev7: I have added patches from series for AS SDP fixes [1] , as without panels that support AS SDP gives a lot of issues. There were major changes in design as discussed in last version [2]. Below are the change logs: -Change the design to compute vrr state based on actual uapi.vrr.enable knob. So when that knob is disabled we always compute vmin=flipline=vmax. -Always set vmin=crtc_vtotal instead of the using the current refresh rate based approach. This helps to have the same guardband while switching between fixed and variable timings. -Disable CMRR for now to reduce complexity while changing timings on the fly. -Change the state computation and add vmin/vmax/flipline reprogramming to vrr_{enable,disable}() -Introduce the fixed refresh mode from MTL instead of LNL. [1] https://patchwork.freedesktop.org/series/137035/ [2] https://patchwork.kernel.org/project/intel-gfx/cover/20241111091221.2992818-1-ankit.k.nautiyal@xxxxxxxxx/ Rev8: -Addressed review comments from Ville. -Refactored few patches. -Dropped patches: 1. "drm/i915/vrr: Adjust Vtotal for MSA for fixed timing" 2. "drm/i915/vrr: Avoid sending PUSH when VRR TG is used with Fixed refresh rate" Rev9: -Fixed issue seen on BAT bugs. Rev10: -Drop patch for avoiding VRR for DP with HDMI panel. -Address comments from Ville. -Add VRR compute config for DP MST. -Add HAS_VRR() checks and compute fixed timing for all VRR supporting platforms. -Move guardband and pipeline_full checks out from the pure !fastset block in intel_pipe_config_compare(). Rev11: -Addressed comments from Ville. -Added only fixed_rr for Joiner. -Use vrr_possible() before setting fixed timings and before setting trans_vrr_ctl. -Split patch to remove vrr.guardband/pipeline_full from !fastset block. -Add patch to avoid writing into Vtotal.Vtotal bits when always using VRRTG. Ankit Nautiyal (22): drm/i915/vrr: Remove unwanted comment drm/i915:vrr: Separate out functions to compute vmin and vmax drm/i915/vrr: Make helpers for cmrr and vrr timings drm/i915/vrr: Disable CMRR drm/i915/vrr: Track vrr.enable only for variable timing drm/i915/vrr: Use crtc_vtotal for vmin drm/i915/vrr: Prepare for fixed refresh rate timings drm/i915/display: Enable MSA Ignore Timing PAR only when in not fixed_rr mode drm/i915/hdmi: Use VRR Timing generator for HDMI for fixed_rr drm/i915/dp_mst: Use VRR Timing generator for DP MST for fixed_rr drm/i915/display: Disable PSR before disabling VRR drm/i915/display: Move intel_psr_post_plane_update() at the later drm/i915/vrr: Refactor condition for computing vmax and LRR drm/i915/vrr: Always set vrr vmax/vmin/flipline in vrr_{enable/disable} drm/i915/display: Use fixed_rr timings in modeset sequence drm/i915/vrr: Use fixed timings for platforms that support VRR drm/i915/display: Move vrr.guardband/pipeline_full out of !fastset block drm/i915/display: Use fixed rr timings in intel_set_transcoder_timings_lrr() drm/i915/vrr: Allow fixed_rr with pipe joiner drm/i915/vrr: Always use VRR timing generator for MTL+ drm/i915/display: Add fixed_rr to crtc_state dump drm/i915/display: Avoid use of VTOTAL.Vtotal bits .../drm/i915/display/intel_crtc_state_dump.c | 3 +- drivers/gpu/drm/i915/display/intel_ddi.c | 5 + drivers/gpu/drm/i915/display/intel_display.c | 86 +++-- .../drm/i915/display/intel_dp_link_training.c | 15 +- drivers/gpu/drm/i915/display/intel_dp_mst.c | 7 + drivers/gpu/drm/i915/display/intel_hdmi.c | 3 + drivers/gpu/drm/i915/display/intel_vrr.c | 326 ++++++++++++++---- drivers/gpu/drm/i915/display/intel_vrr.h | 6 + 8 files changed, 361 insertions(+), 90 deletions(-) -- 2.45.2