On Fri, 07 Jun 2019, Tvrtko Ursulin <tvrtko.ursulin@xxxxxxxxxxxxxxx> wrote: > From: Tvrtko Ursulin <tvrtko.ursulin@xxxxxxxxx> > > Now that all their users are gone we can remove the macros and > accompanying duplicated comment. > > Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@xxxxxxxxx> > Suggested-by: Jani Nikula <jani.nikula@xxxxxxxxx> On patches 1-6, Reviewed-by: Jani Nikula <jani.nikula@xxxxxxxxx> > --- > drivers/gpu/drm/i915/i915_drv.h | 18 ------------------ > 1 file changed, 18 deletions(-) > > diff --git a/drivers/gpu/drm/i915/i915_drv.h b/drivers/gpu/drm/i915/i915_drv.h > index 8da1541546ee..b2763721b76d 100644 > --- a/drivers/gpu/drm/i915/i915_drv.h > +++ b/drivers/gpu/drm/i915/i915_drv.h > @@ -2862,24 +2862,6 @@ extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, > #define I915_READ_NOTRACE(reg__) __I915_REG_OP(read_notrace, dev_priv, (reg__)) > #define I915_WRITE_NOTRACE(reg__, val__) __I915_REG_OP(write_notrace, dev_priv, (reg__), (val__)) > > -/* Be very careful with read/write 64-bit values. On 32-bit machines, they > - * will be implemented using 2 32-bit writes in an arbitrary order with > - * an arbitrary delay between them. This can cause the hardware to > - * act upon the intermediate value, possibly leading to corruption and > - * machine death. For this reason we do not support I915_WRITE64, or > - * dev_priv->uncore.funcs.mmio_writeq. > - * > - * When reading a 64-bit value as two 32-bit values, the delay may cause > - * the two reads to mismatch, e.g. a timestamp overflowing. Also note that > - * occasionally a 64-bit register does not actualy support a full readq > - * and must be read using two 32-bit reads. > - * > - * You have been warned. > - */ > -#define I915_READ64(reg__) __I915_REG_OP(read64, dev_priv, (reg__)) > -#define I915_READ64_2x32(lower_reg__, upper_reg__) \ > - __I915_REG_OP(read64_2x32, dev_priv, (lower_reg__), (upper_reg__)) > - > #define POSTING_READ(reg__) __I915_REG_OP(posting_read, dev_priv, (reg__)) > #define POSTING_READ16(reg__) __I915_REG_OP(posting_read16, dev_priv, (reg__)) -- Jani Nikula, Intel Open Source Graphics Center _______________________________________________ Intel-gfx mailing list Intel-gfx@xxxxxxxxxxxxxxxxxxxxx https://lists.freedesktop.org/mailman/listinfo/intel-gfx