On Tue, 2019-05-28 at 23:05 +0100, Chris Wilson wrote: > Quoting Chris Wilson (2019-05-28 23:03:16) > > Quoting Summers, Stuart (2019-05-28 21:45:05) > > > On Tue, 2019-05-28 at 21:06 +0100, Chris Wilson wrote: > > > > We want the index corresponding to the set bit but fls() > > > > returns the > > > > 1-index value. > > > > > > > > Otherwise, we trigger the sanitycheck > > > > intel_sseu_get_subslices:46 GEM_BUG_ON(slice >= sseu- > > > > > max_slices) > > > > > > > > when we look up the invalid slice. > > > > > > > > The only remaining question then is just how reliable the rest > > > > of > > > > intel_calculate_mcr_s_ss_select() is -- how many more of those > > > > fls() > > > > are > > > > also off-by-one. > > > > > > > > Fixes: 1ac159e23c2c ("drm/i915: Expand subslice mask") > > > > Fixes: 1e40d4aea57b ("drm/i915/cnl: Implement > > > > WaProgramMgsrForCorrectSliceSpecificMmioReads") > > > > Signed-off-by: Chris Wilson <chris@xxxxxxxxxxxxxxxxxx> > > > > Cc: Daniele Ceraolo Spurio <daniele.ceraolospurio@xxxxxxxxx> > > > > Cc: Lionel Landwerlin <lionel.g.landwerlin@xxxxxxxxx> > > > > Cc: Stuart Summers <stuart.summers@xxxxxxxxx> > > > > Cc: Manasi Navare <manasi.d.navare@xxxxxxxxx> > > > > --- > > > > drivers/gpu/drm/i915/gt/intel_workarounds.c | 2 +- > > > > 1 file changed, 1 insertion(+), 1 deletion(-) > > > > > > > > diff --git a/drivers/gpu/drm/i915/gt/intel_workarounds.c > > > > b/drivers/gpu/drm/i915/gt/intel_workarounds.c > > > > index fbc853085809..485cd1c8ecc4 100644 > > > > --- a/drivers/gpu/drm/i915/gt/intel_workarounds.c(enabled_mask > > > > & disabled_mask) != enabled_mask > > > > +++ b/drivers/gpu/drm/i915/gt/intel_workarounds.c > > > > @@ -781,7 +781,7 @@ wa_init_mcr(struct drm_i915_private *i915, > > > > struct > > > > i915_wa_list *wal) > > > > * read FUSE3 for enabled L3 Bank IDs, if L3 Bank > > > > matches > > > > * enabled subslice, no need to redirect MCR > > > > packet > > > > */ > > > > - u32 slice = fls(sseu->slice_mask); > > > > + u32 slice = __fls(sseu->slice_mask); > > > > > > The condition around this (is_power_of_2) makes sure we meet the > > > case > > > where the slice_mask is uninitialized. This is going to work > > > here, but > > > might not work in all other places. If we propagate this change > > > to the > > > other places we call fls(slice_mask), which I'd recommend, we'll > > > want > > > to make sure we check for that. > > > > > > Once we show results in CI: > > > Reviewed-by: Stuart Summers <stuart.summers@xxxxxxxxx> > > > > This brought icl back from the dead. The other fls can be fixed up > > at > > leisure! Ta, > > Only for it to die at > <4>[ 12.083315] WARN_ON((enabled_mask & disabled_mask) != > enabled_mask) > <4>[ 12.083370] WARNING: CPU: 7 PID: 387 at > drivers/gpu/drm/i915/gt/intel_workarounds.c:797 > wa_init_mcr+0xfa/0x110 [i915] I'll also take a closer look here. I see the warning in the CI logs too. I'm not sure why this didn't come up in my local testing. -Stuart > > Onwards, > -Chris
Attachment:
smime.p7s
Description: S/MIME cryptographic signature
_______________________________________________ Intel-gfx mailing list Intel-gfx@xxxxxxxxxxxxxxxxxxxxx https://lists.freedesktop.org/mailman/listinfo/intel-gfx