v2: mock test page support configurations and add MI_STORE_DWORD test Signed-off-by: Matthew Auld <matthew.auld@xxxxxxxxx> Cc: Joonas Lahtinen <joonas.lahtinen@xxxxxxxxxxxxxxx> Cc: Chris Wilson <chris@xxxxxxxxxxxxxxxxxx> --- drivers/gpu/drm/i915/i915_gem.c | 1 + drivers/gpu/drm/i915/selftests/huge_pages.c | 886 +++++++++++++++++++++ .../gpu/drm/i915/selftests/i915_live_selftests.h | 1 + .../gpu/drm/i915/selftests/i915_mock_selftests.h | 1 + 4 files changed, 889 insertions(+) create mode 100644 drivers/gpu/drm/i915/selftests/huge_pages.c diff --git a/drivers/gpu/drm/i915/i915_gem.c b/drivers/gpu/drm/i915/i915_gem.c index 31a7c0d89ef4..f3cb86003590 100644 --- a/drivers/gpu/drm/i915/i915_gem.c +++ b/drivers/gpu/drm/i915/i915_gem.c @@ -5402,6 +5402,7 @@ i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, #include "selftests/scatterlist.c" #include "selftests/mock_gem_device.c" #include "selftests/huge_gem_object.c" +#include "selftests/huge_pages.c" #include "selftests/i915_gem_object.c" #include "selftests/i915_gem_coherency.c" #endif diff --git a/drivers/gpu/drm/i915/selftests/huge_pages.c b/drivers/gpu/drm/i915/selftests/huge_pages.c new file mode 100644 index 000000000000..72a20a423030 --- /dev/null +++ b/drivers/gpu/drm/i915/selftests/huge_pages.c @@ -0,0 +1,886 @@ +/* + * Copyright © 2017 Intel Corporation + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice (including the next + * paragraph) shall be included in all copies or substantial portions of the + * Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS + * IN THE SOFTWARE. + * + */ + +#include "../i915_selftest.h" + +#include <linux/prime_numbers.h> + +#include "mock_drm.h" + +static const unsigned int page_sizes[] = { + I915_GTT_PAGE_SIZE_1G, + I915_GTT_PAGE_SIZE_2M, + I915_GTT_PAGE_SIZE_64K, + I915_GTT_PAGE_SIZE_4K, +}; + +static unsigned int get_largest_page_size(struct drm_i915_private *i915, + size_t rem) +{ + int i; + + for (i = 0; i < ARRAY_SIZE(page_sizes); ++i) { + unsigned int page_size = page_sizes[i]; + + if (HAS_PAGE_SIZE(i915, page_size) && rem >= page_size) + return page_size; + } + + GEM_BUG_ON(1); +} + +static struct sg_table * +fake_get_huge_pages(struct drm_i915_gem_object *obj, + unsigned int *sg_mask) +{ +#define GFP (GFP_KERNEL | __GFP_NOWARN | __GFP_NORETRY) + struct drm_i915_private *i915 = to_i915(obj->base.dev); + const unsigned long max = obj->base.size >> PAGE_SHIFT; + struct sg_table *st; + struct scatterlist *sg; + size_t rem; + + st = kmalloc(sizeof(*st), GFP); + if (!st) + return ERR_PTR(-ENOMEM); + + if (sg_alloc_table(st, max, GFP)) { + kfree(st); + return ERR_PTR(-ENOMEM); + } + + /* Use optimal page sized chunks to fill in the sg table */ + rem = obj->base.size; + sg = st->sgl; + st->nents = 0; + do { + unsigned int page_size = get_largest_page_size(i915, rem); + unsigned int len = page_size * (rem / page_size); + + sg->offset = 0; + sg->length = len; + sg_dma_len(sg) = len; + sg_dma_address(sg) = page_size; + + *sg_mask |= len; + + st->nents++; + + rem -= len; + if (!rem) { + sg_mark_end(sg); + break; + } + + sg = sg_next(sg); + } while (1); + + obj->mm.madv = I915_MADV_DONTNEED; + + return st; +#undef GFP +} + +static void fake_free_huge_pages(struct drm_i915_gem_object *obj, + struct sg_table *pages) +{ + sg_free_table(pages); + kfree(pages); +} + +static void fake_put_huge_pages(struct drm_i915_gem_object *obj, + struct sg_table *pages) +{ + fake_free_huge_pages(obj, pages); + obj->mm.dirty = false; + obj->mm.madv = I915_MADV_WILLNEED; +} + +static const struct drm_i915_gem_object_ops fake_ops = { + .flags = I915_GEM_OBJECT_IS_SHRINKABLE, + .get_pages = fake_get_huge_pages, + .put_pages = fake_put_huge_pages, +}; + +static struct drm_i915_gem_object * +fake_huge_pages_object(struct drm_i915_private *i915, u64 size) +{ + struct drm_i915_gem_object *obj; + + GEM_BUG_ON(!size); + GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE)); + + if (overflows_type(size, obj->base.size)) + return ERR_PTR(-E2BIG); + + obj = i915_gem_object_alloc(i915); + if (!obj) + return ERR_PTR(-ENOMEM); + + drm_gem_private_object_init(&i915->drm, &obj->base, size); + i915_gem_object_init(obj, &fake_ops); + + obj->base.write_domain = I915_GEM_DOMAIN_CPU; + obj->base.read_domains = I915_GEM_DOMAIN_CPU; + obj->cache_level = I915_CACHE_NONE; + + return obj; +} + +static int igt_ppgtt_huge_fill(void *arg) +{ + struct i915_hw_ppgtt *ppgtt = arg; + struct drm_i915_private *i915 = ppgtt->base.i915; + struct drm_i915_gem_object *obj; + unsigned long max_pages = ppgtt->base.total >> PAGE_SHIFT; + unsigned long page_num; + IGT_TIMEOUT(end_time); + int err; + + for_each_prime_number_from(page_num, 1, max_pages) { + unsigned int expected_gtt = 0; + struct i915_vma *vma; + size_t size = page_num << PAGE_SHIFT; + int i; + + obj = fake_huge_pages_object(i915, size); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + GEM_BUG_ON(obj->base.size != size); + + err = i915_gem_object_pin_pages(obj); + if (err) + goto out_put; + + GEM_BUG_ON(!obj->mm.page_sizes.sg); + + vma = i915_vma_instance(obj, &ppgtt->base, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto out_unpin; + } + + err = i915_vma_pin(vma, 0, 0, PIN_USER); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + GEM_BUG_ON(obj->mm.page_sizes.gtt); + GEM_BUG_ON(!vma->page_sizes.sg); + GEM_BUG_ON(!vma->page_sizes.phys); + + /* Figure out the expected gtt page size knowing that we go from + * largest to smallest page size sg chunks, and that we align to + * the largest page size. + */ + for (i = 0; i < ARRAY_SIZE(page_sizes); ++i) { + unsigned int page_size = page_sizes[i]; + + if (HAS_PAGE_SIZE(i915, page_size) && size >= page_size) { + expected_gtt |= page_size; + size &= page_size-1; + } + } + + GEM_BUG_ON(!expected_gtt); + GEM_BUG_ON(size); + + if (expected_gtt & I915_GTT_PAGE_SIZE_4K) + expected_gtt &= ~I915_GTT_PAGE_SIZE_64K; + + GEM_BUG_ON(vma->page_sizes.gtt != expected_gtt); + + if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K) { + GEM_BUG_ON(!IS_ALIGNED(vma->node.start, + I915_GTT_PAGE_SIZE_2M)); + GEM_BUG_ON(!IS_ALIGNED(vma->node.size, + I915_GTT_PAGE_SIZE_2M)); + } + + i915_vma_unpin(vma); + i915_vma_close(vma); + + i915_gem_object_unpin_pages(obj); + i915_gem_object_put(obj); + + if (igt_timeout(end_time, + "%s timed out at size %lx\n", + __func__, obj->base.size)) + break; + } + + return 0; + +out_unpin: + i915_gem_object_unpin_pages(obj); +out_put: + i915_gem_object_put(obj); + + return err; +} + +static int igt_ppgtt_misaligned_dma(void *arg) +{ + struct i915_hw_ppgtt *ppgtt = arg; + struct drm_i915_private *i915 = ppgtt->base.i915; + unsigned long supported = INTEL_INFO(i915)->page_size_mask; + struct drm_i915_gem_object *obj; + int err; + int bit; + + /* Sanity check dma misalignment for huge pages -- the dma addresses we + * insert into the paging structures need to always respect the page + * size alignment. + */ + + bit = ilog2(I915_GTT_PAGE_SIZE_64K); + + for_each_set_bit_from(bit, &supported, BITS_PER_LONG) { + IGT_TIMEOUT(end_time); + unsigned int page_size = BIT(bit); + unsigned int flags = PIN_USER | PIN_OFFSET_FIXED; + struct i915_vma *vma; + unsigned int offset; + unsigned int size = + round_up(page_size, I915_GTT_PAGE_SIZE_2M) << 1; + + obj = fake_huge_pages_object(i915, size); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + GEM_BUG_ON(obj->base.size != size); + + err = i915_gem_object_pin_pages(obj); + if (err) + goto out_put; + + GEM_BUG_ON(!(obj->mm.page_sizes.sg & page_size)); + + /* Force the page size for this object */ + obj->mm.page_sizes.sg = page_size; + + vma = i915_vma_instance(obj, &ppgtt->base, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto out_unpin; + } + + err = i915_vma_pin(vma, 0, 0, flags); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + GEM_BUG_ON(vma->page_sizes.gtt != page_size); + + i915_vma_unpin(vma); + err = i915_vma_unbind(vma); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + /* Try all the other valid offsets until the next boundary -- + * should always fall back to using 4K pages. + */ + for (offset = 4096; offset < page_size; offset += 4096) { + err = i915_vma_pin(vma, 0, 0, flags | offset); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + GEM_BUG_ON(vma->page_sizes.gtt != I915_GTT_PAGE_SIZE_4K); + + i915_vma_unpin(vma); + err = i915_vma_unbind(vma); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + if (igt_timeout(end_time, + "%s timed out at offset %x with page-size %x\n", + __func__, offset, page_size)) + break; + } + + i915_vma_close(vma); + + i915_gem_object_unpin_pages(obj); + i915_gem_object_put(obj); + } + + return 0; + +out_unpin: + i915_gem_object_unpin_pages(obj); +out_put: + i915_gem_object_put(obj); + + return err; +} + +static int igt_ppgtt_64K(void *arg) +{ + struct i915_hw_ppgtt *ppgtt = arg; + struct drm_i915_private *i915 = ppgtt->base.i915; + struct drm_i915_gem_object *obj; + const struct object_info { + unsigned int size; + unsigned int gtt; + unsigned int offset; + } objects[] = { + /* Cases with forced padding/alignment */ + { + .size = SZ_64K, + .gtt = I915_GTT_PAGE_SIZE_64K, + .offset = 0, + }, + { + .size = SZ_64K + SZ_4K, + .gtt = I915_GTT_PAGE_SIZE_4K, + .offset = 0. + }, + { + .size = SZ_2M - SZ_4K, + .gtt = I915_GTT_PAGE_SIZE_4K, + .offset = 0, + }, + { + .size = SZ_2M + SZ_64K, + .gtt = I915_GTT_PAGE_SIZE_64K, + .offset = 0, + }, + { + .size = SZ_2M + SZ_4K, + .gtt = I915_GTT_PAGE_SIZE_64K | I915_GTT_PAGE_SIZE_4K, + .offset = 0, + }, + /* Try without any forced padding/alignment */ + { + .size = SZ_64K, + .offset = SZ_2M, + .gtt = I915_GTT_PAGE_SIZE_4K, + }, + { + .size = SZ_128K, + .offset = SZ_2M - SZ_64K, + .gtt = I915_GTT_PAGE_SIZE_4K, + }, + }; + int i; + int err; + + if (!HAS_PAGE_SIZE(i915, I915_GTT_PAGE_SIZE_64K)) + return 0; + + /* Sanity check some of the trickiness with 64K pages -- either we can + * safely mark the whole page-table(2M block) as 64K, or we have to + * always fallback to 4K. + */ + + for (i = 0; i < ARRAY_SIZE(objects); ++i) { + unsigned int size = objects[i].size; + unsigned int expected_gtt = objects[i].gtt; + unsigned int offset = objects[i].offset; + struct i915_vma *vma; + int flags = PIN_USER; + + obj = fake_huge_pages_object(i915, size); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + err = i915_gem_object_pin_pages(obj); + if (err) + goto out_put; + + GEM_BUG_ON(!obj->mm.page_sizes.sg); + + /* Disable 2M pages -- We only want to use 64K/4K pages for + * this test. + */ + obj->mm.page_sizes.sg &= ~I915_GTT_PAGE_SIZE_2M; + + vma = i915_vma_instance(obj, &ppgtt->base, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto out_unpin; + } + + if (offset) + flags |= PIN_OFFSET_FIXED | offset; + + err = i915_vma_pin(vma, 0, 0, flags); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + GEM_BUG_ON(obj->mm.page_sizes.gtt); + GEM_BUG_ON(!vma->page_sizes.sg); + GEM_BUG_ON(!vma->page_sizes.phys); + + GEM_BUG_ON(vma->page_sizes.gtt != expected_gtt); + + if (!offset && vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K) { + GEM_BUG_ON(!IS_ALIGNED(vma->node.start, + I915_GTT_PAGE_SIZE_2M)); + GEM_BUG_ON(!IS_ALIGNED(vma->node.size, + I915_GTT_PAGE_SIZE_2M)); + } + + i915_vma_unpin(vma); + i915_vma_close(vma); + + i915_gem_object_unpin_pages(obj); + i915_gem_object_put(obj); + } + + return 0; + +out_unpin: + i915_gem_object_unpin_pages(obj); +out_put: + i915_gem_object_put(obj); + + return err; +} + +static struct i915_vma * +gpu_write_dw(struct i915_vma *vma, u64 offset, u32 value) +{ + struct drm_i915_private *i915 = to_i915(vma->obj->base.dev); + struct drm_i915_gem_object *obj; + struct i915_vma *batch; + unsigned int size; + u32 *cmd; + int err; + + GEM_BUG_ON(INTEL_GEN(i915) < 8); + + size = 5 * sizeof(u32); + size = round_up(size, PAGE_SIZE); + obj = i915_gem_object_create_internal(i915, size); + if (IS_ERR(obj)) + return ERR_CAST(obj); + + cmd = i915_gem_object_pin_map(obj, I915_MAP_WB); + if (IS_ERR(cmd)) { + err = PTR_ERR(cmd); + goto err; + } + + offset += vma->node.start; + + *cmd++ = MI_STORE_DWORD_IMM_GEN4; + *cmd++ = lower_32_bits(offset); + *cmd++ = upper_32_bits(offset); + *cmd++ = value; + + *cmd = MI_BATCH_BUFFER_END; + i915_gem_object_unpin_map(obj); + + err = i915_gem_object_set_to_gtt_domain(obj, false); + if (err) + goto err; + + batch = i915_vma_instance(obj, vma->vm, NULL); + if (IS_ERR(batch)) { + err = PTR_ERR(batch); + goto err; + } + + err = i915_vma_pin(batch, 0, 0, PIN_USER); + if (err) + goto err; + + return batch; + +err: + i915_gem_object_put(obj); + + return ERR_PTR(err); +} + +static int gpu_write(struct i915_vma *vma, + struct i915_gem_context *ctx, + unsigned long offset, + u32 value) +{ + struct drm_i915_private *i915 = to_i915(vma->obj->base.dev); + struct drm_i915_gem_request *rq; + struct i915_vma *batch; + int flags = 0; + int err; + + batch = gpu_write_dw(vma, offset, value); + if (IS_ERR(batch)) + return PTR_ERR(batch); + + rq = i915_gem_request_alloc(i915->engine[RCS], ctx); + if (IS_ERR(rq)) { + err = PTR_ERR(rq); + goto err_batch; + } + + err = rq->engine->emit_flush(rq, EMIT_INVALIDATE); + if (err) + goto err_request; + + err = i915_switch_context(rq); + if (err) + goto err_request; + + err = rq->engine->emit_bb_start(rq, + batch->node.start, batch->node.size, + flags); + if (err) + goto err_request; + + i915_vma_move_to_active(batch, rq, 0); + i915_gem_object_set_active_reference(batch->obj); + i915_vma_unpin(batch); + i915_vma_close(batch); + + i915_vma_move_to_active(vma, rq, 0); + + reservation_object_lock(vma->obj->resv, NULL); + reservation_object_add_excl_fence(vma->obj->resv, &rq->fence); + reservation_object_unlock(vma->obj->resv); + + __i915_add_request(rq, true); + + return 0; + +err_request: + __i915_add_request(rq, false); +err_batch: + i915_vma_unpin(batch); + + return err; +} + +static inline int igt_can_allocate_thp(struct drm_i915_private *i915) +{ + return HAS_PAGE_SIZE(i915, I915_GTT_PAGE_SIZE_2M) && + has_transparent_hugepage(); +} + +static int igt_ppgtt_write_huge(void *arg) +{ + struct i915_hw_ppgtt *ppgtt = arg; + struct drm_i915_private *i915 = ppgtt->base.i915; + struct drm_i915_gem_object *obj; + const unsigned int page_sizes[] = { + I915_GTT_PAGE_SIZE_64K, + I915_GTT_PAGE_SIZE_2M, + }; + struct i915_vma *vma; + int err = 0; + int i; + + if (!igt_can_allocate_thp(i915)) + return 0; + + /* Sanity check that the HW uses huge-pages correctly */ + + ppgtt = i915->kernel_context->ppgtt; + + obj = i915_gem_object_create(i915, I915_GTT_PAGE_SIZE_2M); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + err = i915_gem_object_pin_pages(obj); + if (err) + goto out_put; + + GEM_BUG_ON(!obj->mm.page_sizes.sg); + + if (obj->mm.page_sizes.sg < I915_GTT_PAGE_SIZE_2M) { + pr_err("Failed to allocate huge pages\n"); + err = -EINVAL; + goto out_unpin; + } + + vma = i915_vma_instance(obj, &ppgtt->base, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto out_unpin; + } + + for (i = 0; i < ARRAY_SIZE(page_sizes); ++i) { + unsigned int page_size = page_sizes[i]; + u32 *map; + + if (!HAS_PAGE_SIZE(i915, page_size)) + continue; + + /* Force the page size */ + obj->mm.page_sizes.sg = page_size; + + err = i915_gem_object_set_to_gtt_domain(obj, true); + if (err) + goto out_close; + + err = i915_vma_pin(vma, 0, 0, PIN_USER); + if (err) + goto out_close; + + GEM_BUG_ON(obj->mm.page_sizes.gtt); + GEM_BUG_ON(vma->page_sizes.sg != page_size); + GEM_BUG_ON(!vma->page_sizes.phys); + + GEM_BUG_ON(vma->page_sizes.gtt != page_size); + GEM_BUG_ON(!IS_ALIGNED(vma->node.start, I915_GTT_PAGE_SIZE_2M)); + GEM_BUG_ON(!IS_ALIGNED(vma->node.size, I915_GTT_PAGE_SIZE_2M)); + + err = gpu_write(vma, i915->kernel_context, 0, page_size); + if (err) { + i915_vma_unpin(vma); + goto out_close; + } + + err = i915_gem_object_set_to_cpu_domain(obj, false); + if (err) { + i915_vma_unpin(vma); + goto out_close; + } + + i915_vma_unpin(vma); + err = i915_vma_unbind(vma); + if (err) + goto out_close; + + map = i915_gem_object_pin_map(obj, I915_MAP_WB); + if (IS_ERR(map)) { + err = PTR_ERR(map); + goto out_close; + } + + GEM_BUG_ON(map[0] != page_size); + + i915_gem_object_unpin_map(obj); + } + +out_close: + i915_vma_close(vma); +out_unpin: + i915_gem_object_unpin_pages(obj); +out_put: + i915_gem_object_put(obj); + + return err; +} + +static int igt_ppgtt_gemfs_huge(void *arg) +{ + struct i915_hw_ppgtt *ppgtt = arg; + struct drm_i915_private *i915 = ppgtt->base.i915; + struct drm_i915_gem_object *obj; + const unsigned int object_sizes[] = { + I915_GTT_PAGE_SIZE_2M, + I915_GTT_PAGE_SIZE_2M + I915_GTT_PAGE_SIZE_4K, + }; + int err; + int i; + + if (!igt_can_allocate_thp(i915)) + return 0; + + /* Sanity check THP through gemfs */ + + for (i = 0; i < ARRAY_SIZE(object_sizes); ++i) { + unsigned int size = object_sizes[i]; + struct i915_vma *vma; + + obj = i915_gem_object_create(i915, size); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + err = i915_gem_object_pin_pages(obj); + if (err) + goto out_put; + + GEM_BUG_ON(!obj->mm.page_sizes.sg); + + if (obj->mm.page_sizes.sg < size) { + pr_err("Failed to allocate huge pages\n"); + err = -EINVAL; + goto out_unpin; + } + + vma = i915_vma_instance(obj, &ppgtt->base, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto out_unpin; + } + + err = i915_vma_pin(vma, 0, 0, PIN_USER); + if (err) { + i915_vma_close(vma); + goto out_unpin; + } + + GEM_BUG_ON(obj->mm.page_sizes.gtt); + GEM_BUG_ON(!vma->page_sizes.sg); + GEM_BUG_ON(!vma->page_sizes.phys); + + GEM_BUG_ON(vma->page_sizes.gtt != size); + GEM_BUG_ON(!IS_ALIGNED(vma->node.start, I915_GTT_PAGE_SIZE_2M)); + + if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K) { + GEM_BUG_ON(!IS_ALIGNED(vma->node.size, + I915_GTT_PAGE_SIZE_2M)); + } + + i915_vma_unpin(vma); + i915_vma_close(vma); + + i915_gem_object_unpin_pages(obj); + i915_gem_object_put(obj); + } + + return 0; + +out_unpin: + i915_gem_object_unpin_pages(obj); +out_put: + i915_gem_object_put(obj); + + return err; +} + +static int igt_mock_exhaust_device_supported_pages(void *arg) +{ + struct drm_i915_private *i915 = arg; + unsigned int saved_mask = INTEL_INFO(i915)->page_size_mask; + struct drm_i915_gem_object *obj; + int i, j; + int err; + + /* Sanity check creating objects with every valid page support + * combination for our mock device. + */ + + for (i = 1; i < BIT(ARRAY_SIZE(page_sizes)); i++) { + unsigned int combination = 0; + + for (j = 0; j < ARRAY_SIZE(page_sizes); j++) { + if (i & BIT(j)) + combination |= page_sizes[j]; + } + + mkwrite_device_info(i915)->page_size_mask = combination; + + obj = fake_huge_pages_object(i915, combination); + if (IS_ERR(obj)) { + err = PTR_ERR(obj); + goto out_device; + } + + GEM_BUG_ON(obj->base.size != combination); + + err = i915_gem_object_pin_pages(obj); + if (err) + goto out_put; + + GEM_BUG_ON(obj->mm.page_sizes.sg != combination); + + i915_gem_object_unpin_pages(obj); + i915_gem_object_put(obj); + } + + goto out_device; + +out_put: + i915_gem_object_put(obj); +out_device: + mkwrite_device_info(i915)->page_size_mask = saved_mask; + + return err; +} + +int i915_gem_huge_page_mock_selftests(void) +{ + static const struct i915_subtest tests[] = { + SUBTEST(igt_mock_exhaust_device_supported_pages), + }; + struct drm_i915_private *i915; + int err; + + i915 = mock_gem_device(); + if (!i915) + return -ENOMEM; + + mutex_lock(&i915->drm.struct_mutex); + err = i915_subtests(tests, i915); + mutex_unlock(&i915->drm.struct_mutex); + + drm_dev_unref(&i915->drm); + + return err; +} + +int i915_gem_huge_page_live_selftests(struct drm_i915_private *dev_priv) +{ + static const struct i915_subtest tests[] = { + SUBTEST(igt_ppgtt_huge_fill), + SUBTEST(igt_ppgtt_misaligned_dma), + SUBTEST(igt_ppgtt_64K), + SUBTEST(igt_ppgtt_gemfs_huge), + SUBTEST(igt_ppgtt_write_huge), + }; + struct i915_hw_ppgtt *ppgtt; + struct drm_file *file; + int err; + + if (!USES_FULL_48BIT_PPGTT(dev_priv)) + return 0; + + file = mock_file(dev_priv); + if (IS_ERR(file)) + return PTR_ERR(file); + + mutex_lock(&dev_priv->drm.struct_mutex); + ppgtt = i915_ppgtt_create(dev_priv, file->driver_priv, "mock"); + if (IS_ERR(ppgtt)) { + err = PTR_ERR(ppgtt); + goto out_unlock; + } + + err = i915_subtests(tests, ppgtt); + + i915_ppgtt_close(&ppgtt->base); + i915_ppgtt_put(ppgtt); + +out_unlock: + mutex_unlock(&dev_priv->drm.struct_mutex); + + mock_file_free(dev_priv, file); + + return err; +} diff --git a/drivers/gpu/drm/i915/selftests/i915_live_selftests.h b/drivers/gpu/drm/i915/selftests/i915_live_selftests.h index 18b174d855ca..64acd7eccc5c 100644 --- a/drivers/gpu/drm/i915/selftests/i915_live_selftests.h +++ b/drivers/gpu/drm/i915/selftests/i915_live_selftests.h @@ -15,5 +15,6 @@ selftest(objects, i915_gem_object_live_selftests) selftest(dmabuf, i915_gem_dmabuf_live_selftests) selftest(coherency, i915_gem_coherency_live_selftests) selftest(gtt, i915_gem_gtt_live_selftests) +selftest(hugepages, i915_gem_huge_page_live_selftests) selftest(contexts, i915_gem_context_live_selftests) selftest(hangcheck, intel_hangcheck_live_selftests) diff --git a/drivers/gpu/drm/i915/selftests/i915_mock_selftests.h b/drivers/gpu/drm/i915/selftests/i915_mock_selftests.h index fc74687501ba..9961b44f76ed 100644 --- a/drivers/gpu/drm/i915/selftests/i915_mock_selftests.h +++ b/drivers/gpu/drm/i915/selftests/i915_mock_selftests.h @@ -21,3 +21,4 @@ selftest(dmabuf, i915_gem_dmabuf_mock_selftests) selftest(vma, i915_vma_mock_selftests) selftest(evict, i915_gem_evict_mock_selftests) selftest(gtt, i915_gem_gtt_mock_selftests) +selftest(hugepages, i915_gem_huge_page_mock_selftests) -- 2.9.4 _______________________________________________ Intel-gfx mailing list Intel-gfx@xxxxxxxxxxxxxxxxxxxxx https://lists.freedesktop.org/mailman/listinfo/intel-gfx