Re: [PATCH v2 1/4] dt-bindings: i2c: aspeed: add buffer and DMA mode transfer support

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

 



Hi Joel

On 1/28/2021 11:36 AM, Jae Hyun Yoo wrote:
Hi Joel

On 1/27/2021 4:06 PM, Joel Stanley wrote:
On Thu, 14 Jan 2021 at 20:05, Jae Hyun Yoo <jae.hyun.yoo@xxxxxxxxxxxxxxx> wrote:

Hi Rob,

On 1/14/2021 11:34 AM, Rob Herring wrote:
-- reg                       : address offset and range of bus
+- reg                       : Address offset and range of bus registers.
+
+                      An additional SRAM buffer address offset and range is +                      optional in case of enabling I2C dedicated SRAM for +                      buffer mode transfer support. If the optional range
+                      is defined, buffer mode will be enabled.
+                      - AST2400
+                        &i2c0 { reg = <0x40 0x40>, <0x800 0x80>; };
+                        &i2c1 { reg = <0x80 0x40>, <0x880 0x80>; };
+                        &i2c2 { reg = <0xc0 0x40>, <0x900 0x80>; };
+                        &i2c3 { reg = <0x100 0x40>, <0x980 0x80>; };
+                        &i2c4 { reg = <0x140 0x40>, <0xa00 0x80>; };
+                        &i2c5 { reg = <0x180 0x40>, <0xa80 0x80>; };
+                        &i2c6 { reg = <0x1c0 0x40>, <0xb00 0x80>; };
+                        &i2c7 { reg = <0x300 0x40>, <0xb80 0x80>; };
+                        &i2c8 { reg = <0x340 0x40>, <0xc00 0x80>; };
+                        &i2c9 { reg = <0x380 0x40>, <0xc80 0x80>; };
+                        &i2c10 { reg = <0x3c0 0x40>, <0xd00 0x80>; };
+                        &i2c11 { reg = <0x400 0x40>, <0xd80 0x80>; };
+                        &i2c12 { reg = <0x440 0x40>, <0xe00 0x80>; };
+                        &i2c13 { reg = <0x480 0x40>, <0xe80 0x80>; };

All this information doesn't need to be in the binding.

It's also an oddly structured dts file if this is what you are doing...

I removed the default buffer mode settings that I added into
'aspeed-g4.dtsi' and 'aspeed-g5.dtsi' in v1 to avoid touching of the
default transfer mode setting, but each bus should use its dedicated
SRAM buffer range for enabling buffer mode so I added this information
at here as overriding examples instead. I thought that binding document
is a right place for providing this information but looks like it's not.
Any recommended place for it? Is it good enough if I add it just into
the commit message?

I agree with Rob, we don't need this described in the device tree
(binding or dts). We know what the layout is for a given aspeed
family, so the driver can have this information hard coded.

(Correct me if I've misinterpted here Rob)


Makes sense. Will add these settings into the driver module as hard
coded per each bus.


Realized that the SRAM buffer range setting should be added into device
tree because each bus module should get the dedicated IO resource range.
So I'm going to add it to dtsi default reg setting for each I2C bus
and will remove this description in binding. Also, I'll add a mode
setting property instead to keep the current setting as byte mode.

Please let me know if you have any different thought.

Thanks,
Jae





[Index of Archives]     [Device Tree Compilter]     [Device Tree Spec]     [Linux Driver Backports]     [Video for Linux]     [Linux USB Devel]     [Linux PCI Devel]     [Linux Audio Users]     [Linux Kernel]     [Linux SCSI]     [XFree86]     [Yosemite Backpacking]


  Powered by Linux