Hi Tony, On Friday 15 June 2018 10:31 AM, Tony Lindgren wrote: > * Nishanth Menon <nm@xxxxxx> [180614 13:07]: >> On 12:38-20180614, Tony Lindgren wrote: >> From A53 view, a more accurate view might be - from an interconnect >> view of the world (still simplified - i have ignored the sub bus >> segments in the representations below): >> >> msmc { >> navss_main { >> cbass_main{ >> cbass_mcu { >> navss_mcu { >> }; >> cbass_wkup{ >> }; >> }; >> }; >> }; >> }; >> >> From R5 view, the view will be very different ofcourse: >> view of the world (still simplified): >> >> cbass_mcu { >> navss_mcu { >> }; >> cbass_wkup{ >> }; >> cbass_main{ >> navss_main { >> msmc { >> }; >> }; >> }; >> }; > > Well if we follow the hardware representation of the interconnects, > it should not matter from which processor view you're looking at things. > There are just different ranges provided. AFAIK, the root node needs to have the CPU which is using the DT. So, the hierarchy will change based on CPU view (if we describe it fully). How well we can reuse individual interconnect segments is something I have to think about / experiment. Will have to be wary of any "short paths" or "cross connections". Thanks, Sekhar -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo@xxxxxxxxxxxxxxx More majordomo info at http://vger.kernel.org/majordomo-info.html