On Tue, Jul 09, 2013 at 10:43:11PM +0200, Daniel Vetter wrote: > On Tue, Jul 09, 2013 at 05:54:39PM +0100, Chris Wilson wrote: > > This hopefully fixes the root cause behind the workaround from > > > > commit 25ff1195f8a0b3724541ae7bbe331b4296de9c06 > > Author: Chris Wilson <chris@xxxxxxxxxxxxxxxxxx> > > Date: Thu Apr 4 21:31:03 2013 +0100 > > > > drm/i915: Workaround incoherence between fences and LLC across multiple CPUs > > > > Thanks to further investigation by Jon Bloomfield, he realised that > > the 64-bit register might be broken up by the hardware into two 32-bit > > writes (a problem we have encountered elsewhere). This non-atomicity > > would then cause an issue where a second thread would see a random > > content of its thread register, and so read/write into a fairly random > > I think this needs a bit clarification (or I misunderstand how stuff blows > up): > > "This non-atomicity can result in fences where area affected by the > fence can be any combinition of the old (start, end) and the new (start, > end) pair, depending upon how the hw executes the two 32bit writes (which > we don't know). For example for a short amount of time we can have a fence > spanning (new start, old end), with the new tiling parameters (since those > are in the first dword). If that gtt area is access right in that small window > by a 2nd cpu core can corrupt whatever's stored there (this depends upon > how the hw handles overlapping fences). Note that to actually get a bogus > fenced range in the gtt we need to steal fences, since otherwise the old > and new (start, end) pair will be the same if we only update the tiling > mode. > > "We avoid this race by first disabling the fence (resetting bit 31 in the > first dword) and then (serialized by a posting read) writing the 2nd > dword. Then (again after ensuring serialization with a postin read) we can > update the first dword with the correct new value. This way we never have > a fence enabled spanning a bogus intervall." > > I think the above is a theory that fits with all the observed evidence: > - fence thrashing is required > - running on multipler cpus is required > > > tiled location. Breaking the operation into 3 explicit 32-bit updates > > (first disable the fence, poke the upper bits, then poke the lower bits > > and enable) ensures that, given proper serialisation between the > > 32-bit register write and the memory transfer, that the fence value is > > always consistent. > > > > Note to self: this implies that we have multiple threads hitting the > > fence whilst it is being updated, but the sequence of steps we take to > > quiesce the memory accesses from the old and new fenced objects across > > the update should prevent anyone using the fence register during the > > update. > > > > However, Daniel points out that the intermediate fence value may be seen > > by some other random thread as the intermediate value conflicts with its > > own fence register. > > > > Signed-off-by: Jon Bloomfield <jon.bloomfield@xxxxxxxxx> > > Signed-off-by: Chris Wilson <chris@xxxxxxxxxxxxxxxxxx> > > Cc: Daniel Vetter <daniel.vetter@xxxxxxxx> > > Cc: Carsten Emde <C.Emde@xxxxxxxxx> > > Cc: stable@xxxxxxxxxxxxxxx > > --- > > drivers/gpu/drm/i915/i915_gem.c | 14 +++++++++----- > > 1 file changed, 9 insertions(+), 5 deletions(-) > > > > diff --git a/drivers/gpu/drm/i915/i915_gem.c b/drivers/gpu/drm/i915/i915_gem.c > > index 3406c76..ce46e777 100644 > > --- a/drivers/gpu/drm/i915/i915_gem.c > > +++ b/drivers/gpu/drm/i915/i915_gem.c > > @@ -2777,7 +2777,6 @@ static void i965_write_fence_reg(struct drm_device *dev, int reg, > > drm_i915_private_t *dev_priv = dev->dev_private; > > int fence_reg; > > int fence_pitch_shift; > > - uint64_t val; > > > > if (INTEL_INFO(dev)->gen >= 6) { > > fence_reg = FENCE_REG_SANDYBRIDGE_0; > > @@ -2787,8 +2786,11 @@ static void i965_write_fence_reg(struct drm_device *dev, int reg, > > fence_pitch_shift = I965_FENCE_PITCH_SHIFT; > > } > > > > + fence_reg += reg * 8; > > + > > if (obj) { > > u32 size = i915_gem_obj_ggtt_size(obj); > > + uint64_t val; > > > > val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) & > > 0xfffff000) << 32; > > @@ -2796,12 +2798,14 @@ static void i965_write_fence_reg(struct drm_device *dev, int reg, > > val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift; > > if (obj->tiling_mode == I915_TILING_Y) > > val |= 1 << I965_FENCE_TILING_Y_SHIFT; > > - val |= I965_FENCE_REG_VALID; > > + > > + /* W/a incoherency with non-atomic 64-bit register updates */ > > + I915_WRITE(fence_reg + 0, (uint32_t)val); /* first we disable */ > > I vote for a posting read here ... > > > + I915_WRITE(fence_reg + 4, (uint32_t)(val >> 32)); > > ... and here. > > Cheers, Daniel > > > + I915_WRITE(fence_reg + 0, (uint32_t)(val | I965_FENCE_REG_VALID)); > > } else > > - val = 0; > > + I915_WRITE64(fence_reg, 0); Hm, for extra paranoia points shouldn't we give the fence disabling the same treatment, i.e. write first dword with 0, posting read, write 2nd dword with 0. The only case where this could blow up is if the hw does something funny with a fence spanning (old start, 0). That's not really a legal fence, but given the track record I think we should prevent it, too. -Daniel -- Daniel Vetter Software Engineer, Intel Corporation +41 (0) 79 365 57 48 - http://blog.ffwll.ch -- To unsubscribe from this list: send the line "unsubscribe stable" in the body of a message to majordomo@xxxxxxxxxxxxxxx More majordomo info at http://vger.kernel.org/majordomo-info.html