Patch "clk: rockchip: rk3568: Add PLL rate for 292.5MHz" has been added to the 6.1-stable tree

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

 



This is a note to let you know that I've just added the patch titled

    clk: rockchip: rk3568: Add PLL rate for 292.5MHz

to the 6.1-stable tree which can be found at:
    http://www.kernel.org/git/?p=linux/kernel/git/stable/stable-queue.git;a=summary

The filename of the patch is:
     clk-rockchip-rk3568-add-pll-rate-for-292.5mhz.patch
and it can be found in the queue-6.1 subdirectory.

If you, or anyone else, feels it should not be added to the stable tree,
please let <stable@xxxxxxxxxxxxxxx> know about it.



commit 279baec9ae8d5218b38c153741605b3f6e34122b
Author: Chris Morgan <macromorgan@xxxxxxxxxxx>
Date:   Wed Oct 18 10:33:55 2023 -0500

    clk: rockchip: rk3568: Add PLL rate for 292.5MHz
    
    [ Upstream commit 1af27671f62ce919f1fb76082ed81f71cb090989 ]
    
    Add support for a PLL rate of 292.5MHz so that the Powkiddy RGB30 panel
    can run at a requested 60hz (59.96, close enough).
    
    I have confirmed this rate fits with all the constraints
    listed in the TRM for the VPLL (as an integer PLL) in Part 1 "Chapter
    2 Clock & Reset Unit (CRU)."
    
    Signed-off-by: Chris Morgan <macromorgan@xxxxxxxxxxx>
    Link: https://lore.kernel.org/r/20231018153357.343142-2-macroalpha82@xxxxxxxxx
    Signed-off-by: Heiko Stuebner <heiko@xxxxxxxxx>
    Signed-off-by: Sasha Levin <sashal@xxxxxxxxxx>

diff --git a/drivers/clk/rockchip/clk-rk3568.c b/drivers/clk/rockchip/clk-rk3568.c
index 2f54f630c8b6..1ffb755feea4 100644
--- a/drivers/clk/rockchip/clk-rk3568.c
+++ b/drivers/clk/rockchip/clk-rk3568.c
@@ -72,6 +72,7 @@ static struct rockchip_pll_rate_table rk3568_pll_rates[] = {
 	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
 	RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
 	RK3036_PLL_RATE(297000000, 2, 99, 4, 1, 1, 0),
+	RK3036_PLL_RATE(292500000, 1, 195, 4, 4, 1, 0),
 	RK3036_PLL_RATE(241500000, 2, 161, 4, 2, 1, 0),
 	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
 	RK3036_PLL_RATE(200000000, 1, 100, 3, 4, 1, 0),




[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Index of Archives]     [Linux USB Devel]     [Linux Audio Users]     [Yosemite News]     [Linux Kernel]     [Linux SCSI]

  Powered by Linux