> -----Original Message----- > From: Krzysztof Kozlowski <krzysztof.kozlowski@xxxxxxxxxx> > Sent: Wednesday, July 19, 2023 2:40 PM > To: Li, Meng <Meng.Li@xxxxxxxxxxxxx>; gregkh@xxxxxxxxxxxxxxxxxxx; > robh+dt@xxxxxxxxxx; krzysztof.kozlowski+dt@xxxxxxxxxx; conor+dt@xxxxxxxxxx; > dinguyen@xxxxxxxxxx; hminas@xxxxxxxxxxxx; linux-usb@xxxxxxxxxxxxxxx; > devicetree@xxxxxxxxxxxxxxx > Cc: linux-kernel@xxxxxxxxxxxxxxx > Subject: Re: [PATCH 1/3] usb: dwc2: Add platform specific data for Intel Stratix10 > platform > > CAUTION: This email comes from a non Wind River email account! > Do not click links or open attachments unless you recognize the sender and > know the content is safe. > > On 19/07/2023 04:55, Meng Li wrote: > > Intel Stratix10 is very the same with Agilex platform, the DWC2 IP on > > the Stratix platform also does not support clock-gating. So, refer to > > commit 3d8d3504d233("usb: dwc2: Add platform specific data for Intel's > > Agilex"), add platform specific data for Intel Stratix10 platform. > > > > Signed-off-by: Meng Li <Meng.Li@xxxxxxxxxxxxx> > > --- > > drivers/usb/dwc2/params.c | 2 ++ > > 1 file changed, 2 insertions(+) > > > > diff --git a/drivers/usb/dwc2/params.c b/drivers/usb/dwc2/params.c > > index 8eab5f38b110..3d085ae1ecd8 100644 > > --- a/drivers/usb/dwc2/params.c > > +++ b/drivers/usb/dwc2/params.c > > @@ -267,6 +267,8 @@ const struct of_device_id dwc2_of_match_table[] = { > > .data = dwc2_set_stm32mp15_hsotg_params }, > > { .compatible = "intel,socfpga-agilex-hsotg", > > .data = dwc2_set_socfpga_agilex_params }, > > + { .compatible = "intel,socfpga-stratix10-hsotg", > > + .data = dwc2_set_socfpga_agilex_params }, > > NAK. I already wrote why. If I don't add the SoC specific compatible entry, how I use to the specific data on Stratix10 platform. If you think the new SoC specific compatible entry is not necessary, the patch2 also has issue. Thanks, Limeng > > Best regards, > Krzysztof