Hi Rob, > -----Original Message----- > From: Rob Herring <robh@xxxxxxxxxx> > Sent: 15 November 2022 01:46 > To: Biju Das <biju.das.jz@xxxxxxxxxxxxxx> > Cc: Thierry Reding <thierry.reding@xxxxxxxxx>; Krzysztof Kozlowski > <krzysztof.kozlowski+dt@xxxxxxxxxx>; Uwe Kleine-König <u.kleine- > koenig@xxxxxxxxxxxxxx>; linux-pwm@xxxxxxxxxxxxxxx; > devicetree@xxxxxxxxxxxxxxx; Geert Uytterhoeven > <geert+renesas@xxxxxxxxx>; Chris Paterson > <Chris.Paterson2@xxxxxxxxxxx>; Prabhakar Mahadev Lad > <prabhakar.mahadev-lad.rj@xxxxxxxxxxxxxx>; linux-renesas- > soc@xxxxxxxxxxxxxxx > Subject: Re: [PATCH v2 2/3] dt-bindings: pwm: rzg2l-gpt: Document > renesas,poegs property > > On Fri, Nov 11, 2022 at 07:29:41PM +0000, Biju Das wrote: > > RZ/G2L GPT IP supports output pin disable function by dead time > error > > and detecting short-circuits between output pins. > > > > Add documentation for the optional property renesas,poegs to link a > > pair of GPT IOs with POEG. > > > > Signed-off-by: Biju Das <biju.das.jz@xxxxxxxxxxxxxx> > > --- > > v1->v2: > > * removed quotes from ref > > * Added maxItems and minItems for renesas,poegs property > > * Added enums for gpt index > > --- > > .../bindings/pwm/renesas,rzg2l-gpt.yaml | 23 > +++++++++++++++++++ > > 1 file changed, 23 insertions(+) > > > > diff --git > > a/Documentation/devicetree/bindings/pwm/renesas,rzg2l-gpt.yaml > > b/Documentation/devicetree/bindings/pwm/renesas,rzg2l-gpt.yaml > > index 620d5ae4ae30..5219032c60ee 100644 > > --- a/Documentation/devicetree/bindings/pwm/renesas,rzg2l-gpt.yaml > > +++ b/Documentation/devicetree/bindings/pwm/renesas,rzg2l-gpt.yaml > > @@ -245,6 +245,28 @@ properties: > > resets: > > maxItems: 1 > > > > + renesas,poegs: > > + $ref: /schemas/types.yaml#/definitions/phandle-array > > + items: > > + maxItems: 8 > > + minItems: 1 > > I think you want these moved up a level with the 1st 'items'. It's 1-8 > tuples, right? Yes, I want something like below, so that a gpt channel can be linked to a poeggroup. renesas,poegs = <&poegga 0>, <&poeggb 1>, <&poegga 2>, <&poeggd 4>, <&poeggb 5>; Thanks, I moved this up a level and the checks are now passing. renesas,poegs: + maxItems: 8 + minItems: 1 $ref: /schemas/types.yaml#/definitions/phandle-array items: - maxItems: 8 - minItems: 1 Cheers, Biju > > > + items: > > + - description: phandle to POEG instance that serves the > output disable > > + - enum: [ 0, 1, 2, 3, 4, 5, 6, 7 ] > > + description: | > > + An index identifying pair of GPT channels. > > + <0> : GPT channels 0 and 1 > > + <1> : GPT channels 2 and 3 > > + <2> : GPT channels 4 and 5 > > + <3> : GPT channels 6 and 7 > > + <4> : GPT channels 8 and 9 > > + <5> : GPT channels 10 and 11 > > + <6> : GPT channels 12 and 13 > > + <7> : GPT channels 14 and 15 > > + description: > > + A list of phandle and channel index pair tuples to the POEGs > that handle the > > + output disable for the GPT channels. > > + > > required: > > - compatible > > - reg > > @@ -375,4 +397,5 @@ examples: > > power-domains = <&cpg>; > > resets = <&cpg R9A07G044_GPT_RST_C>; > > #pwm-cells = <2>; > > + renesas,poegs = <&poeggd 4>; > > }; > > -- > > 2.25.1 > > > >