Wed, Jun 05, 2024 at 04:17:53PM +0200, Thomas Gleixner kirjoitti: > On Mon, May 27 2024 at 18:14, Herve Codina wrote: ... > > + irq_reg_writel(gc, ~0, gc->chip_types[0].regs.disable); > > ~0U > > > + irq_reg_writel(gc, ~0, gc->chip_types[0].regs.ack); ... Below just to annoy people a bit :) (Yes, I understand that this is a prototype, it's just a pre-review in case one want to blindly copy'n'paste it). Other than that, I like the result! > I just did a quick conversion to the template approach. Unsurprisingly > it removes 30 lines of boiler plate code: > > +static void lan966x_oic_chip_init(struct irq_chip_generic *gc) > +{ > + struct lan966x_oic_data *lan966x_oic = gc->domain->host_data; > + struct lan966x_oic_chip_regs *chip_regs; > + > + gc->reg_base = lan966x_oic->regs; > + > + chip_regs = lan966x_oic_chip_regs + gc->irq_base / 32; > + gc->chip_types[0].regs.enable = chip_regs->reg_off_ena_set; > + gc->chip_types[0].regs.disable = chip_regs->reg_off_ena_clr; > + gc->chip_types[0].regs.ack = chip_regs->reg_off_sticky; > + > + gc->chip_types[0].chip.irq_startup = lan966x_oic_irq_startup; > + gc->chip_types[0].chip.irq_shutdown = lan966x_oic_irq_shutdown; > + gc->chip_types[0].chip.irq_set_type = lan966x_oic_irq_set_type; > + gc->chip_types[0].chip.irq_mask = irq_gc_mask_disable_reg; > + gc->chip_types[0].chip.irq_unmask = irq_gc_unmask_enable_reg; > + gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit; > + gc->private = chip_regs; > + > + /* Disable all interrupts handled by this chip */ > + irq_reg_writel(gc, ~0, chip_regs->reg_off_ena_clr); > +} > + > +static void lan966x_oic_chip_exit(struct irq_chip_generic *gc) > +{ > + /* Disable and ack all interrupts handled by this chip */ > + irq_reg_writel(gc, ~0, gc->chip_types[0].regs.disable); > + irq_reg_writel(gc, ~0, gc->chip_types[0].regs.ack); ~0U :-) But I, for example, think that GENMASK() even better as it shows exactly what bits we set for the HW writes. > +} > + > +static void lan966x_oic_domain_init(struct irq_domain *d) > +{ > + struct lan966x_oic_data *lan966x_oic = d->host_data; > + > + irq_set_chained_handler_and_data(lan966x_oic->irq, lan966x_oic_irq_handler, d); > +} > + > +static int lan966x_oic_probe(struct platform_device *pdev) > +{ > + struct irq_domain_chip_generic_info gc_info = { > + .irqs_per_chip = 32, > + .num_chips = 1, > + .name = "lan966x-oic" > + .handler = handle_level_irq, > + .init = lan966x_oic_chip_init, > + .destroy = lan966x_oic_chip_exit, > + }; > + > + struct irq_domain_info info = { > + .fwnode = of_node_to_fwnode(pdev->dev.of_node), It's as simple as dev_fwnode() > + .size = LAN966X_OIC_NR_IRQ, > + .hwirq_max = LAN966X_OIC_NR_IRQ, > + .ops = &irq_generic_chip_ops, > + .gc_info = &gc_info, > + .init = lan966x_oic_domain_init, > + }; > + struct lan966x_oic_data *lan966x_oic; > + struct device *dev = &pdev->dev; > + > + lan966x_oic = devm_kmalloc(dev, sizeof(*lan966x_oic), GFP_KERNEL); > + if (!lan966x_oic) > + return -ENOMEM; > + > + lan966x_oic->regs = devm_platform_ioremap_resource(pdev, 0); > + if (IS_ERR(lan966x_oic->regs)) > + return dev_err_probe(dev, PTR_ERR(lan966x_oic->regs), "failed to map resource\n"); > + > + lan966x_oic->irq = platform_get_irq(pdev, 0); > + if (lan966x_oic->irq < 0) > + return dev_err_probe(dev, lan966x_oic->irq, "failed to get the IRQ\n"); > + > + lan966x_oic->domain = irq_domain_instantiate(&info); > + if (!lan966x_oic->domain) > + return -ENOMEM; > + > + platform_set_drvdata(pdev, lan966x_oic); > + return 0; > +} > + > +static void lan966x_oic_remove(struct platform_device *pdev) > +{ > + struct lan966x_oic_data *lan966x_oic = platform_get_drvdata(pdev); > + > + irq_set_chained_handler_and_data(lan966x_oic->irq, NULL, NULL); > + irq_domain_remove(lan966x_oic->domain); > +} -- With Best Regards, Andy Shevchenko