On 2/15/23 6:17 AM, Jonathan Cameron wrote:
On Tue, 14 Feb 2023 16:03:27 -0700
Dave Jiang <dave.jiang@xxxxxxxxx> wrote:
On 2/9/23 8:24 AM, Jonathan Cameron wrote:
On Mon, 06 Feb 2023 13:51:19 -0700
Dave Jiang <dave.jiang@xxxxxxxxx> wrote:
CXL Memory Device SW Guide rev1.0 2.11.2 provides instruction on how to
caluclate latency and bandwidth for CXL memory device. Calculate minimum
Spell check your descriptions (I often forget to do this as well!
)
bandwidth and total latency for the path from the CXL device to the root
port. The calculates values are stored in the cached DSMAS entries attached
to the cxl_port of the CXL device.
For example for a device that is directly attached to a host bus:
Total Latency = Device Latency (from CDAT) + Dev to Host Bus (HB) Link
Latency
Min Bandwidth = Link Bandwidth between Host Bus and CXL device
For a device that has a switch in between host bus and CXL device:
Total Latency = Device (CDAT) Latency + Dev to Switch Link Latency +
Switch (CDAT) Latency + Switch to HB Link Latency
For QTG purposes, are we also supposed to take into account HB to
system interconnect type latency (or maybe nearest CPU?).
That is likely to be non trivial.
Dan brought this ECN [1] to my attention. We can add this if we can find
a BIOS that implements the ECN. Or should we code a place holder for it
until this is available?
https://lore.kernel.org/linux-cxl/e1a52da9aec90766da5de51b1b839fd95d63a5af.camel@xxxxxxxxx/
I've had Generic Ports on my list to add to QEMU for a while but not been
high enough priority to either do it myself, or make it someone else's problem.
I suspect the biggest barrier in QEMU is going to be the interface to add
these to the NUMA description.
It's easy enough to hand build and inject a SRAT /SLIT/HMAT tables with
these in (that's how we developed the Generic Initiator support in Linux before
any BIOS support).
So I'd like to see it soon, but I'm not hugely bothered if that element
follows this patch set. However, we are potentially going to see different
decisions made when that detail is added so it 'might' count as ABI
breakage if it's not there from the start. I think we are fine as probably
no BIOS' yet though.
Min Bandwidth = min(dev to switch bandwidth, switch to HB bandwidth)
Signed-off-by: Dave Jiang <dave.jiang@xxxxxxxxx>
Stray sign off.
The internal latency for a switch can be retrieved from the CDAT of the
switch PCI device. However, since there's no easy way to retrieve that
right now on Linux, a guesstimated constant is used per switch to simplify
the driver code.
I'd like to see that gap closed asap. I think it is fairly obvious how to do
it, so shouldn't be too hard, just needs a dance to get the DOE for a switch
port using Lukas' updated handling of DOE mailboxes.
Talked to Lukas and this may not be difficult with his latest changes. I
can take a look. Do we support switch CDAT in QEMU yet?
I started typing no, then thought I'd just check. Seems I did write support
for CDAT on switches (and then completely forgot about it ;)
It's upstream and everything!
https://elixir.bootlin.com/qemu/latest/source/hw/pci-bridge/cxl_upstream.c#L194
Awesome! I'll go poke around a bit. Also it's very helpful to see the
creation code. Helped me realize that I need to support parsing of
SSLBIS sub-table for switches. Thanks!