[AMD Public Use] > -----Original Message----- > From: Bjorn Helgaas <helgaas@xxxxxxxxxx> > Sent: Thursday, May 20, 2021 12:59 PM > To: Liang, Prike <Prike.Liang@xxxxxxx> > Cc: linux-pci@xxxxxxxxxxxxxxx; kbusch@xxxxxxxxxx; axboe@xxxxxx; > hch@xxxxxx; sagi@xxxxxxxxxxx; linux-nvme@xxxxxxxxxxxxxxxxxxx; Deucher, > Alexander <Alexander.Deucher@xxxxxxx>; stable@xxxxxxxxxxxxxxx; S-k, > Shyam-sundar <Shyam-sundar.S-k@xxxxxxx>; Chaitanya Kulkarni > <chaitanya.kulkarni@xxxxxxx>; Rafael J. Wysocki <rjw@xxxxxxxxxxxxx>; > linux-pm@xxxxxxxxxxxxxxx > Subject: Re: [PATCH v5 1/2] PCI: add AMD PCIe quirk for nvme shutdown opt > > On Thu, May 20, 2021 at 06:57:41AM +0000, Liang, Prike wrote: > > > From: Bjorn Helgaas <helgaas@xxxxxxxxxx> > > > Sent: Thursday, May 20, 2021 5:34 AM > > > To: Liang, Prike <Prike.Liang@xxxxxxx> > > > Cc: linux-pci@xxxxxxxxxxxxxxx; kbusch@xxxxxxxxxx; axboe@xxxxxx; > > > hch@xxxxxx; sagi@xxxxxxxxxxx; linux-nvme@xxxxxxxxxxxxxxxxxxx; > > > Deucher, Alexander <Alexander.Deucher@xxxxxxx>; > > > stable@xxxxxxxxxxxxxxx; S-k, Shyam-sundar > > > <Shyam-sundar.S-k@xxxxxxx>; Chaitanya Kulkarni > > > <chaitanya.kulkarni@xxxxxxx>; Rafael J. Wysocki <rjw@xxxxxxxxxxxxx>; > > > linux-pm@xxxxxxxxxxxxxxx > > > Subject: Re: [PATCH v5 1/2] PCI: add AMD PCIe quirk for nvme > > > shutdown opt > > > > > > [+cc Rafael (probably nothing of interest to you), linux-pm] > > > > > > On Tue, May 18, 2021 at 10:24:34AM +0800, Prike Liang wrote: > > > > In the NVMe controller default suspend-resume seems only > > > > save/restore the NVMe link state by APST opt and the NVMe remains > > > > in D0 during this time. Then the NVMe device will be shutdown by > > > > SMU firmware in the s2idle entry and then will lost the NVMe power > > > > context during s2idle resume.Finally, the NVMe command queue > > > > request will be processed abnormally and result in access > > > > timeout.This issue can be settled by using PCIe power set with > > > > simple suspend-resume process path instead of APST get/set opt. > > > > > > I can't parse the paragraph above, sorry. I'm sure this means > > > something to NVMe developers, but since you're adding this to the > > > PCI core, not the NVMe core, it needs to be intelligible to ordinary > > > PCI folks. > > > > > [Prike] I'm sorry to make confusion here. Those patches addressed a > > s2idle resume broken problem that the NVMe driver's default > > suspend-resume policy of using NVMe APST during suspend-to-idle > > prevents the PCI root port from going to D3. > > > > > For example, since you only use this flag in the NVMe driver, you > > > should explain why the PCI core needs to keep track of the flag for > > > you. Normally I would assume the driver could figure this out in > > > its .probe() function. > > > > > [Prike] Yeah, we can assign the quirk flag in the .probe function or > > add it in nvme_id_table and this also the primary solution we tried > > out. However, that seems not possible to enumerate every uncertain > > NVMe device then assign quirk flag to them. In this case, in order to > > handle various NVMe device we can use the root complex device ID to > > identify the question platform. > > > > > Quirks are usually used to work around a defect in a device. > > > What's the defect in this case? Ideally we can point to a section > > > of the PCIe spec with a requirement that the device violates. > > > > [Prike] In this case the quirk is only used to identify the question > > platform which requires the NVMe device go to D3 in the s2idle > > suspend. > > > > > What does "opt" mean? > > > > > [Prike] I'm also not dedicate working on the NVMe driver, but from the > > software perspective the APST opt is used for handling the power state > > S&R without PCI interfering during s2idle legacy suspend-resume. > > > > > What is SMU firmware? Why is it relevant? > > > > > [Prike] SMU firmware is a proprietary micro component which > > responsible for device power management. Without the quirk flag, NVMe > > device will not enter D3 during s2idle suspend then SMU firmware will > > shut down the NVMe device, unfortunately since NVMe is a third-party > > device the SMU firmware only restore NVMe root port power state during > > s2ilde wake up process. Eventually, the NVMe device power state will > > be lost when back to OS s2idle resume and then result in NVMe command > > request failed. > > > > > Is this a problem only with s2idle? Why or why not? > > > > > [Prike] Yeah, this issue is only found in the s2idle scenario, and > > that's because s2idle will check whether each device will enter its > > own minimum power level defined in the LPI constrains table. > > > > > The quirk applies to [1022:1630]. An lspci I found on the web says > > > this is a "00:00.0 Host bridge: AMD Renoir Root Complex" > > > device. So it looks like this will result in > > > PCI_BUS_FLAGS_DISABLE_ON_S2I being set for every PCI bus in the > > > entire system. But the description talks about an issue > > > specifically with NVMe. > > > > > > Is there a defect in this AMD PCIe controller that affects all > > > devices? > > > > > [Prike] In this solution by checking root complex DID to identify the > > question platform which need the quirk flag. So far, only NVMe device > > need check this flag for special processing of NVMe s2idle suspend. > > We're really not getting anywhere. The commit log needs to explain how this > is related to PCI. Apparently the issue is related to NVMe APST and NVMe > device state being lost. AFAICT, APST has to do with power states of the > NVMe controller itself. Those states are internal to NVMe and are not > directly visible to the Root Port. > > Maybe there's a connection with ASPM or the Link state, or putting the > device in D3cold, or ...? > > Ideally it would describe something about this AMD PCIe controller that > doesn't work according to spec. > > It should say something about why this flag needs to apply to *all* devices > below this controller, even though we currently only use it for NVMe. > It doesn't really have anything to do with PCI. The PCI link is just a proxy for specific AMD platforms. It's platform firmware behavior we are catering to. This was originally posted as an nvme quirk, but during the review it was recommended to move the quirk into PCI because the quirk is not specific a particular NVMe device, but rather a set of AMD platforms. Lots of other platforms seems to do similar things in the nvme driver based on ACPI or DMI flags, etc. On our hardware this nvme flag is required for all cezanne and renoir platforms. Here's the original nvme patch discussions: http://lists.infradead.org/pipermail/linux-nvme/2021-March/023973.html http://lists.infradead.org/pipermail/linux-nvme/2021-March/024017.html http://lists.infradead.org/pipermail/linux-nvme/2021-April/024291.html Alex > > > > In this patch prepare a PCIe RC bus flag to identify the platform > > > > whether need the quirk. > > > > > > > > Cc: <stable@xxxxxxxxxxxxxxx> # 5.10+ > > > > Signed-off-by: Prike Liang <Prike.Liang@xxxxxxx> > > > > Signed-off-by: Shyam Sundar S K <Shyam-sundar.S-k@xxxxxxx> > > > > [ck: split patches for nvme and pcie] > > > > Signed-off-by: Chaitanya Kulkarni <chaitanya.kulkarni@xxxxxxx> > > > > Suggested-by: Keith Busch <kbusch@xxxxxxxxxx> > > > > Acked-by: Keith Busch <kbusch@xxxxxxxxxx> > > > > --- > > > > Changes in v2: > > > > Fix the patch format and check chip root complex DID instead of > > > > PCIe RP to avoid the storage device plugged in internal PCIe RP by USB > adaptor. > > > > > > > > Changes in v3: > > > > According to Christoph Hellwig do NVME PCIe related identify opt > > > > better in PCIe quirk driver rather than in NVME module. > > > > > > > > Changes in v4: > > > > Split the fix to PCIe and NVMe part and then call the > > > > pci_dev_put() put the device reference count and finally refine the > commit info. > > > > > > > > Changes in v5: > > > > According to Christoph Hellwig and Keith Busch better use a > > > > passthrough device(bus) gloable flag to identify the NVMe shutdown > > > > opt rather than look up the device BDF. > > The changelog above bears little resemblance to reality. I dug up all the > previous postings, hoping there was a hint about why this is relevant to PCI, > but I didn't find anything. For the archives, here are the versions I found and > notes about what really changed: > > v1 2021-04-14 2:18 > https://nam11.safelinks.protection.outlook.com/?url=https%3A%2F%2Flore. > kernel.org%2Fr%2F1618366694-14092-1-git-send-email- > Prike.Liang%40amd.com%2F&data=04%7C01%7CAlexander.Deucher%4 > 0amd.com%7C7773f0f2af054b0ab45408d91bb08ad8%7C3dd8961fe4884e608e > 11a82d994e183d%7C0%7C0%7C637571267348438733%7CUnknown%7CTWFp > bGZsb3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVC > I6Mn0%3D%7C1000&sdata=KFiTsmHEIbv9Qe7UI4yjKjXr1mWSusA2LYV > M07GUGAY%3D&reserved=0 > > v2 2021-04-14 6:19 > https://nam11.safelinks.protection.outlook.com/?url=https%3A%2F%2Flore. > kernel.org%2Fr%2F1618381200-14856-1-git-send-email- > Prike.Liang%40amd.com%2F&data=04%7C01%7CAlexander.Deucher%4 > 0amd.com%7C7773f0f2af054b0ab45408d91bb08ad8%7C3dd8961fe4884e608e > 11a82d994e183d%7C0%7C0%7C637571267348438733%7CUnknown%7CTWFp > bGZsb3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVC > I6Mn0%3D%7C1000&sdata=I2rKN%2Bixmn2NcXcZ20seu9LQC%2BekwH > azH9oqzym7eeE%3D&reserved=0 > (Not tagged as v2 in the posting.) > Check result of pci_get_domain_bus_and_slot() for NULL. > > v3 2021-04-14 8:18 > https://nam11.safelinks.protection.outlook.com/?url=https%3A%2F%2Flore. > kernel.org%2Fr%2F1618388281-15629-1-git-send-email- > Prike.Liang%40amd.com%2F&data=04%7C01%7CAlexander.Deucher%4 > 0amd.com%7C7773f0f2af054b0ab45408d91bb08ad8%7C3dd8961fe4884e608e > 11a82d994e183d%7C0%7C0%7C637571267348438733%7CUnknown%7CTWFp > bGZsb3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVC > I6Mn0%3D%7C1000&sdata=7T9VcWinB8XQTR4tVKMZ4WkCI5oGKBBuH > n33wxIZzbI%3D&reserved=0 > (Not tagged as v3 in the posting.) > Drop reference acquired by pci_get_domain_bus_and_slot(). > Return "true" (not NVME_QUIRK_SIMPLE_SUSPEND) from bool > nvme_acpi_storage_d3(). > > v4 2021-04-15 3:52 > https://nam11.safelinks.protection.outlook.com/?url=https%3A%2F%2Flore. > kernel.org%2Fr%2F1618458725-17164-1-git-send-email- > Prike.Liang%40amd.com%2F&data=04%7C01%7CAlexander.Deucher%4 > 0amd.com%7C7773f0f2af054b0ab45408d91bb08ad8%7C3dd8961fe4884e608e > 11a82d994e183d%7C0%7C0%7C637571267348438733%7CUnknown%7CTWFp > bGZsb3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVC > I6Mn0%3D%7C1000&sdata=aTgZtIfWMeoWZ3HoHcjclrJPW8qknIsuoVaz > hZnoDHo%3D&reserved=0 > Reorder Signed-off-by tags. > No code change at all. > > v5 2021-04-16 6:54 > https://nam11.safelinks.protection.outlook.com/?url=https%3A%2F%2Flore. > kernel.org%2Fr%2F1618556075-24589-1-git-send-email- > Prike.Liang%40amd.com%2F&data=04%7C01%7CAlexander.Deucher%4 > 0amd.com%7C7773f0f2af054b0ab45408d91bb08ad8%7C3dd8961fe4884e608e > 11a82d994e183d%7C0%7C0%7C637571267348438733%7CUnknown%7CTWFp > bGZsb3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVC > I6Mn0%3D%7C1000&sdata=5yzUyXfIDKxTE%2B%2FJy5fgOS9yCsU10uw > n4CjGd2mLLc0%3D&reserved=0 > Move flag from pci_dev_flags to pci_bus_flags. > Rename flag to PCI_BUS_FLAGS_DISABLE_ON_S2I. > Inherit PCI_BUS_FLAGS_DISABLE_ON_S2I in all child buses of AMD > 0x1630. > Check dev->bus->bus_flags instead of using > pci_get_domain_bus_and_slot(). > > > > > --- > > > > drivers/pci/probe.c | 5 ++++- > > > > drivers/pci/quirks.c | 7 +++++++ > > > > include/linux/pci.h | 2 ++ > > > > 3 files changed, 13 insertions(+), 1 deletion(-) > > > > > > > > diff --git a/drivers/pci/probe.c b/drivers/pci/probe.c index > > > > 953f15a..34ba691e 100644 > > > > --- a/drivers/pci/probe.c > > > > +++ b/drivers/pci/probe.c > > > > @@ -558,10 +558,13 @@ static struct pci_bus *pci_alloc_bus(struct > > > pci_bus *parent) > > > > INIT_LIST_HEAD(&b->resources); > > > > b->max_bus_speed = PCI_SPEED_UNKNOWN; > > > > b->cur_bus_speed = PCI_SPEED_UNKNOWN; > > > > + if (parent) { > > > > #ifdef CONFIG_PCI_DOMAINS_GENERIC > > > > - if (parent) > > > > b->domain_nr = parent->domain_nr; #endif > > > > + if (parent->bus_flags & PCI_BUS_FLAGS_DISABLE_ON_S2I) > > > > + b->bus_flags |= PCI_BUS_FLAGS_DISABLE_ON_S2I; > > > > + } > > > > return b; > > > > } > > > > > > > > diff --git a/drivers/pci/quirks.c b/drivers/pci/quirks.c index > > > > 653660e3..7c4bb8e 100644 > > > > --- a/drivers/pci/quirks.c > > > > +++ b/drivers/pci/quirks.c > > > > @@ -312,6 +312,13 @@ static void quirk_nopciamd(struct pci_dev > > > > *dev) } DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, > > > PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd); > > > > > > > > +static void quirk_amd_s2i_fixup(struct pci_dev *dev) { > > > > + dev->bus->bus_flags |= PCI_BUS_FLAGS_DISABLE_ON_S2I; > > > > + pci_info(dev, "AMD simple suspend opt enabled\n"); } > > > > +DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1630, > > > > +quirk_amd_s2i_fixup); > > > > + > > > > /* Triton requires workarounds to be used by the drivers */ > > > > static void quirk_triton(struct pci_dev *dev) { diff --git > > > > a/include/linux/pci.h b/include/linux/pci.h index 53f4904..dc65219 > > > > 100644 > > > > --- a/include/linux/pci.h > > > > +++ b/include/linux/pci.h > > > > @@ -240,6 +240,8 @@ enum pci_bus_flags { > > > > PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2, > > > > PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4, > > > > PCI_BUS_FLAGS_NO_EXTCFG = (__force pci_bus_flags_t) 8, > > > > + /* Driver must pci_disable_device() for suspend-to-idle */ > > > > + PCI_BUS_FLAGS_DISABLE_ON_S2I = (__force pci_bus_flags_t) 16, > > > > }; > > > > > > > > /* Values from Link Status register, PCIe r3.1, sec 7.8.8 */ > > > > -- > > > > 2.7.4 > > > >