On 12/7/18 10:06 AM, Linus Walleij wrote: > Hi Christophe, > > On Thu, Nov 29, 2018 at 5:42 PM Christophe Kerello > <christophe.kerello@xxxxxx> wrote: > >> +/* FMC2 Controller Registers */ >> +#define FMC2_BCR1 0x0 >> +#define FMC2_PCR 0x80 > (...) >> +/* Register: FMC2_BCR1 */ >> +#define FMC2_BCR1_FMC2EN BIT(31) > Well this looks like an especially clever register map and a specific choice > of bit 31 in the fist register to activate FMC2. Registers 0x04 thru > 0x7c are completely unused save for one bit. > > It's almost like this is the good old FSMC integrated in parallel with FMC2, > so that if you don't set bit 31, this becomes something that can be used > with drivers/mtd/nand/raw/fsmc_nand.c, and FMC2 mode is activated > by setting this bit, activating all the new registers. > > It wouldn't surprise me given how HW designers like to work. > > Is this the case? No, it is the same story than for stmfx driver, it looks to be the same from registers point of view but internal hardware block design is completely different. > > If that is the case I think it should at least be mentioned in commit > logs and DT bindings and possibly in a comment on the driver > itself. > > Yours, > Linus Walleij > _______________________________________________ > Linux-stm32 mailing list > Linux-stm32@xxxxxxxxxxxxxxxxxxxxxxxxxxxx > https://st-md-mailman.stormreply.com/mailman/listinfo/linux-stm32 ______________________________________________________ Linux MTD discussion mailing list http://lists.infradead.org/mailman/listinfo/linux-mtd/