Hi Tony, On 26/01/2023 18:41, Tony Luck wrote: > Intel server systems starting with Skylake support a mode that logically > partitions each socket. E.g. when partitioned two ways, half the cores, > L3 cache, and memory controllers are allocated to each of the partitions. > This may reduce average latency to access L3 cache and memory, with the > tradeoff that only half the L3 cache is available for subnode-local memory > access. I couldn't find a description of what happens to the CAT bitmaps or counters. Presumably the CAT bitmaps are duplicated, so each cluster has its own set, and the counters aren't - so software has to co-ordinate the use of RMID across the CPUs? How come cacheinfo isn't modified to report the L3 partitions as separate caches? Otherwise user-space would assume the full size of the cache is available on any of those CPUs. This would avoid an ABI change in resctrl (domain is now the numa node), leaving only the RMID range code. Thanks, James