On Fri, Feb 14, 2025 at 06:48:40PM +0530, Manivannan Sadhasivam wrote: > On Tue, Nov 19, 2024 at 12:16:08PM +0530, Komal Bajaj wrote: > > The previous implementation incorrectly configured the cmn_interrupt_2_enable > > register for interrupt handling. Using cmn_interrupt_2_enable to configure Tag, > > Data RAM ECC interrupts would lead to issues like double handling of the > > interrupts (EL1 and EL3) as cmn_interrupt_2_enable is meant to be configured > > for interrupts which needs to be handled by EL3. > > > > EL1 LLCC EDAC driver needs to use cmn_interrupt_0_enable register to > > configure Tag, Data RAM ECC interrupts instead of cmn_interrupt_2_enable. > > > > Cc: stable@xxxxxxxxxxxxxxx > > > Fixes: 27450653f1db ("drivers: edac: Add EDAC driver support for QCOM SoCs") > > Signed-off-by: Komal Bajaj <quic_kbajaj@xxxxxxxxxxx> > > Reviewed-by: Manivannan Sadhasivam <manivannan.sadhasivam@xxxxxxxxxx> Applied, thanks. -- Regards/Gruss, Boris. https://people.kernel.org/tglx/notes-about-netiquette