On Mon, Oct 19, 2020 at 02:41:57PM +0100, Jonathan Cameron wrote: > On Mon, 19 Oct 2020 15:10:52 +0200 > Morten Rasmussen <morten.rasmussen@xxxxxxx> wrote: > > > Hi Jonathan, > > > > On Mon, Oct 19, 2020 at 01:32:26PM +0100, Jonathan Cameron wrote: > > > On Mon, 19 Oct 2020 12:35:22 +0200 > > > Peter Zijlstra <peterz@xxxxxxxxxxxxx> wrote: > > > > > > > On Fri, Oct 16, 2020 at 11:27:02PM +0800, Jonathan Cameron wrote: > > > > > Both ACPI and DT provide the ability to describe additional layers of > > > > > topology between that of individual cores and higher level constructs > > > > > such as the level at which the last level cache is shared. > > > > > In ACPI this can be represented in PPTT as a Processor Hierarchy > > > > > Node Structure [1] that is the parent of the CPU cores and in turn > > > > > has a parent Processor Hierarchy Nodes Structure representing > > > > > a higher level of topology. > > > > > > > > > > For example Kunpeng 920 has clusters of 4 CPUs. These do not share > > > > > any cache resources, but the interconnect topology is such that > > > > > the cost to transfer ownership of a cacheline between CPUs within > > > > > a cluster is lower than between CPUs in different clusters on the same > > > > > die. Hence, it can make sense to deliberately schedule threads > > > > > sharing data to a single cluster. > > > > > > > > > > This patch simply exposes this information to userspace libraries > > > > > like hwloc by providing cluster_cpus and related sysfs attributes. > > > > > PoC of HWLOC support at [2]. > > > > > > > > > > Note this patch only handle the ACPI case. > > > > > > > > > > Special consideration is needed for SMT processors, where it is > > > > > necessary to move 2 levels up the hierarchy from the leaf nodes > > > > > (thus skipping the processor core level). > > > > > > Hi Peter, > > > > > > > > > > > I'm confused by all of this. The core level is exactly what you seem to > > > > want. > > > > > > It's the level above the core, whether in an multi-threaded core > > > or a single threaded core. This may correspond to the level > > > at which caches are shared (typically L3). Cores are already well > > > represented via thread_siblings and similar. Extra confusion is that > > > the current core_siblings (deprecated) sysfs interface, actually reflects > > > the package level and ignores anything in between core and > > > package (such as die on x86) > > > > > > So in a typical system with a hierarchical interconnect you would have > > > > > > thread > > > core > > > cluster (possibly multiple layers as mentioned in Brice's reply). > > > die > > > package > > > > > > Unfortunately as pointed out in other branches of this thread, there is > > > no consistent generic name. I'm open to suggestions! > > > > IIUC, you are actually proposing another "die" level? I'm not sure if we > > can actually come up with a generic name since interconnects are highly > > implementation dependent. > > Brice mentioned hwloc is using 'group'. That seems generic enough perhaps. > > > > > How is you memory distributed? Do you already have NUMA nodes? If you > > want to keep tasks together, it might make sense to define the clusters > > (in your case) as NUMA nodes. > > We already have all of the standard levels. We need at least one more. > On a near future platform we'll have full set (kunpeng920 is single thread) > > So on kunpeng 920 we have > cores > (clusters) > die / llc shared at this level IIRC, LLC sharing isn't tied to a specific level in the user-space topology description. On some Arm systems LLC is per cluster while the package has a single die with two clusters. I'm slightly confused about the cache sharing. You said above that your clusters don't share cache resources? This list says LLC is at die level, which is above cluster level? > package (multiple NUMA nodes in each package) What is your NUMA node span? Couldn't you just make it equivalent to your clusters? > > > For example, in zen2 this would correspond to a 'core complex' consisting > > > 4 CPU cores (each one 2 threads) sharing some local L3 cache. > > > https://en.wikichip.org/wiki/amd/microarchitectures/zen_2 > > > In zen3 it looks like this level will be the same as that for the die. > > > > > > Given they used the name in knights landing (and as is pointed out in > > > another branch of this thread, it's the CPUID description) I think Intel > > > calls these 'tiles' (anyone confirm that?) > > > > > > A similar concept exists for some ARM processors. > > > https://en.wikichip.org/wiki/hisilicon/microarchitectures/taishan_v110 > > > CCLs in the diagram on that page. > > > > > > Centriq 2400 had 2 core 'duplexes' which shared l2. > > > https://www.anandtech.com/show/11737/analyzing-falkors-microarchitecture-a-deep-dive-into-qualcomms-centriq-2400-for-windows-server-and-linux/3 > > > > > > From the info release at hotchips, it looks like the thunderx3 deploys > > > a similar ring interconnect with groups of cores, each with 4 threads. > > > Not sure what they plan to call them yet though or whether they will chose > > > to represent that layer of the topology in their firmware tables. > > > > > > Arms CMN600 interconnect also support such 'clusters' though I have no idea > > > if anyone has used it in this form yet. In that case, they are called > > > "processor compute clusters" > > > https://developer.arm.com/documentation/100180/0103/ > > > > > > Xuantie-910 is cluster based as well (shares l2). > > > > > > So in many cases the cluster level corresponds to something we already have > > > visibility of due to cache sharing etc, but that isn't true in kunpeng 920. > > > > The problem I see is that the benefit of keeping tasks together due to > > the interconnect layout might vary significantly between systems. So if > > we introduce a new cpumask for cluster it has to have represent roughly > > the same system properties otherwise generic software consuming this > > information could be tricked. > > Agreed. Any software would currently have to do it's own benchmarking > to work out how to use the presented information. It would imply that > you 'want to look at this group of CPUs' rather than providing any hard > rules. The same is true of die, which we already have. What > that means will vary enormously between different designs in a fashion > that may or may not be independent of NUMA topology. Note, > there are people who do extensive benchmarking of NUMA topology as > the information provided is either inaccurate / missing, or not of > sufficient detail to do their scheduling. It's not a big load to > do that sort of stuff on startup of software on an HPC system. With an undefined CPU grouping mask, you would still have to do some benchmarking to figure out if it is useful for managing your particular workload. It would certainly make the profiling simpler though. > > > > > If there is a provable benefit of having interconnect grouping > > information, I think it would be better represented by a distance matrix > > like we have for NUMA. > > There have been some discussions in various forums about how to > describe the complexity of interconnects well enough to actually be > useful. Those have mostly floundered on the immense complexity of > designing such a description in a fashion any normal software would actually > use. +cc Jerome who raised some of this in the kernel a while back. I agree that representing interconnect details is hard. I had hoped that a distance matrix would be better than nothing and more generic than inserting extra group masks. > > Add this cluster / group layer seems moderately safe as it just says > 'something here you should consider', rather than making particular > statements on expected performance etc. > > So I fully agree it would be good to have that info, if we can figure > out how to do it! However, that is never going to be a short term thing. A new sysfs entry could live for a long time :-) Morten