On 15/12/15 08:49, Shannon Zhao wrote: > From: Shannon Zhao <shannon.zhao@xxxxxxxxxx> > > These kind of registers include PMEVCNTRn, PMCCNTR and PMXEVCNTR which > is mapped to PMEVCNTRn. > > The access handler translates all aarch32 register offsets to aarch64 > ones and uses vcpu_sys_reg() to access their values to avoid taking care > of big endian. > > When reading these registers, return the sum of register value and the > value perf event counts. > > Signed-off-by: Shannon Zhao <shannon.zhao@xxxxxxxxxx> > --- > arch/arm64/kvm/sys_regs.c | 136 ++++++++++++++++++++++++++++++++++++++++++++-- > 1 file changed, 132 insertions(+), 4 deletions(-) > > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > index c52ff15..dc6bb26 100644 > --- a/arch/arm64/kvm/sys_regs.c > +++ b/arch/arm64/kvm/sys_regs.c > @@ -566,6 +566,55 @@ static bool access_pmu_evtyper(struct kvm_vcpu *vcpu, struct sys_reg_params *p, > return true; > } > > +static bool access_pmu_evcntr(struct kvm_vcpu *vcpu, > + struct sys_reg_params *p, > + const struct sys_reg_desc *r) > +{ > + u64 idx, reg, val; > + > + if (!p->is_aarch32) { > + if (r->CRn == 9 && r->CRm == 13 && r->Op2 == 2) > + /* PMXEVCNTR_EL0 */ > + reg = 0; > + else > + /* PMEVCNTRn_EL0 or PMCCNTR_EL0 */ > + reg = r->reg; > + } else { > + if (r->CRn == 9 && r->CRm == 13) { > + reg = (r->Op2 & 2) ? 0 : PMCCNTR_EL0; > + } else { > + reg = ((r->CRm & 3) << 3) & (r->Op2 & 7); Same bug as the previous patch. Thanks, M. -- Jazz is not dead. It just smells funny... -- To unsubscribe from this list: send the line "unsubscribe kvm" in the body of a message to majordomo@xxxxxxxxxxxxxxx More majordomo info at http://vger.kernel.org/majordomo-info.html