On Thu, Apr 03, 2014 at 09:28:34PM +0100, Chris Wilson wrote: > On Thu, Apr 03, 2014 at 08:02:42PM +0300, Imre Deak wrote: > > This typo may lead to missed RPS interrupts and as a result a too > > low or too high frequency for the current workload. The interrupt mask > > will be set properly at a subsequent GPU idle event, but can get > > corrupted again at the next RPS up/down event. > > > > Signed-off-by: Imre Deak <imre.deak@xxxxxxxxx> > > Embarrassing. Really odd as I thought I just cut'n'paste that line. > Reviewed-by: Chris Wilson <chris@xxxxxxxxxxxxxxxxxx> Picked up for -fixes, thanks for the patch. -Daniel -- Daniel Vetter Software Engineer, Intel Corporation +41 (0) 79 365 57 48 - http://blog.ffwll.ch _______________________________________________ Intel-gfx mailing list Intel-gfx@xxxxxxxxxxxxxxxxxxxxx http://lists.freedesktop.org/mailman/listinfo/intel-gfx