On Thu, 19 Dec 2024 12:24:09 +0200, Larisa Grigore wrote: > S32G2 and S32G3 SoCs share the eDMAv3 module with i.MX SoCs, with some hardware > integration particularities. > > S32G2/S32G3 includes two system eDMA instances based on v3 version, each of > them integrated with 2 DMAMUX blocks. > Another particularity of these SoCs is that the interrupts are shared between > channels as follows: > - DMA Channels 0-15 share the 'tx-0-15' interrupt > - DMA Channels 16-31 share the 'tx-16-31' interrupt > - all channels share the 'err' interrupt > > [...] Applied, thanks! [1/5] dmaengine: fsl-edma: select of_dma_xlate based on the dmamuxs presence commit: a4b00f54a20bba0bbfc952a8cb4c3cbe29e408b0 [2/5] dmaengine: fsl-edma: remove FSL_EDMA_DRV_SPLIT_REG check when parsing muxbase commit: e7732945db1d4612072e26e5b459d74e9d790b7c [3/5] dt-bindings: dma: fsl-edma: add nxp,s32g2-edma compatible string commit: 57eeb0a566a82621ab731b0372a5a2894b0d572e [4/5] dmaengine: fsl-edma: add support for S32G based platforms commit: 2500243e5cc2e45e6fae826cbc64e9986a9b8194 [5/5] dmaengine: fsl-edma: read/write multiple registers in cyclic transactions commit: 66d88e16f2044400fe6cc75cd51e1e74c4f9d96d Best regards, -- ~Vinod