On 05/13, charanya@xxxxxxxxxxxxxx wrote: > Hi Stephen/Andy, > > If both Tx and Rx are used simultaneously, restoring Rx interrupts in > msm_complete_rx_dma could lead to RXSTALE interrupt being triggered, > when > the ISR execution for TXLEV interrupt is completed, since > msm_port->imr is > rewritten to UART_IMR in msm_uart_irq. Hence, we do not have to restore > Rx interrupts since Rx is always in DMA mode once enabled. > Ok, but what's the exact sequence of events that happens? I think we unlock the spinlock in the dma completion handler and then the txlev interrupt runs? At that point we may have more data to push out and then rx stale handling runs and corrupts the fifo state? I was hoping for some sort of CPU sequence of events like: CPU0 CPU1 ---- ---- msm_start_rx_dma() msm_complete_rx_dma() spin_unlock_irqrestore(&port->lock) msm_uart_irq() msm_handle_rx_dm() <Read from FIFO and breaks> This patch seems correct, but the commit text isn't fully describing the sequence of events that causes this to happen, so it's taking a while to convince myself that this patch fixes anything. -- Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, a Linux Foundation Collaborative Project -- To unsubscribe from this list: send the line "unsubscribe dmaengine" in the body of a message to majordomo@xxxxxxxxxxxxxxx More majordomo info at http://vger.kernel.org/majordomo-info.html