> > From: Daniel Danzberger <dd@xxxxxxxxxx> > > > > Introduce the Airoha EN7581 SoC's dtsi and the Airoha EN7581 Evaluation > > Board's dts file, as well as the required Makefiles. > > > > Signed-off-by: Daniel Danzberger <dd@xxxxxxxxxx> > > Signed-off-by: Lorenzo Bianconi <lorenzo@xxxxxxxxxx> > > --- > > arch/arm64/boot/dts/Makefile | 1 + > > arch/arm64/boot/dts/airoha/Makefile | 2 + > > arch/arm64/boot/dts/airoha/en7581-evb.dts | 27 +++++ > > arch/arm64/boot/dts/airoha/en7581.dtsi | 137 ++++++++++++++++++++++ > > 4 files changed, 167 insertions(+) > > create mode 100644 arch/arm64/boot/dts/airoha/Makefile > > create mode 100644 arch/arm64/boot/dts/airoha/en7581-evb.dts > > create mode 100644 arch/arm64/boot/dts/airoha/en7581.dtsi > > > > diff --git a/arch/arm64/boot/dts/Makefile b/arch/arm64/boot/dts/Makefile > > index 30dd6347a929..21cd3a87f385 100644 > > --- a/arch/arm64/boot/dts/Makefile > > +++ b/arch/arm64/boot/dts/Makefile > > @@ -1,5 +1,6 @@ > > # SPDX-License-Identifier: GPL-2.0 > > subdir-y += actions > > +subdir-y += airoha > > subdir-y += allwinner > > subdir-y += altera > > subdir-y += amazon > > diff --git a/arch/arm64/boot/dts/airoha/Makefile b/arch/arm64/boot/dts/airoha/Makefile > > new file mode 100644 > > index 000000000000..ebea112ce1d7 > > --- /dev/null > > +++ b/arch/arm64/boot/dts/airoha/Makefile > > @@ -0,0 +1,2 @@ > > +# SPDX-License-Identifier: GPL-2.0-only > > +dtb-$(CONFIG_ARCH_AIROHA) += en7581-evb.dtb > > diff --git a/arch/arm64/boot/dts/airoha/en7581-evb.dts b/arch/arm64/boot/dts/airoha/en7581-evb.dts > > new file mode 100644 > > index 000000000000..4eaa8ac431c3 > > --- /dev/null > > +++ b/arch/arm64/boot/dts/airoha/en7581-evb.dts > > @@ -0,0 +1,27 @@ > > +// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > +/dts-v1/; > > + > > +/* Bootloader installs ATF here */ > > +/memreserve/ 0x80000000 0x200000; > > + > > +#include "en7581.dtsi" > > + > > +/ { > > + model = "Airoha EN7581 Evaluation Board"; > > + compatible = "airoha,en7581-evb", "airoha,en7581"; > > + > > + aliases { > > + serial0 = &uart1; > > + }; > > + > > + chosen { > > + bootargs = "console=ttyS0,115200 earlycon"; > > + stdout-path = "serial0:115200n8"; > > + linux,usable-memory-range = <0x0 0x80200000 0x0 0x1fe00000>; > > + }; > > + > > + memory@80000000 { > > + device_type = "memory"; > > + reg = <0x0 0x80000000 0x2 0x00000000>; > > Is your bootloader really not filling the size for the memory node? is the size 0x200000000? Am I missing something? > > Can you please verify? > If it doesn't, it's not a problem of course. > > > + }; > > +}; > > diff --git a/arch/arm64/boot/dts/airoha/en7581.dtsi b/arch/arm64/boot/dts/airoha/en7581.dtsi > > new file mode 100644 > > index 000000000000..7a3c0a45c03f > > --- /dev/null > > +++ b/arch/arm64/boot/dts/airoha/en7581.dtsi > > @@ -0,0 +1,137 @@ > > +// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > + > > +#include <dt-bindings/interrupt-controller/irq.h> > > +#include <dt-bindings/interrupt-controller/arm-gic.h> > > + > > +/ { > > + interrupt-parent = <&gic>; > > + #address-cells = <2>; > > + #size-cells = <2>; > > + > > + reserved-memory { > > + #address-cells = <2>; > > + #size-cells = <2>; > > + ranges; > > + > > + npu_binary@84000000 { > > npu-binary@... ack, I will fix it. > > > + no-map; > > + reg = <0x0 0x84000000 0x0 0xA00000>; > > + }; > > + > > + npu_flag@84B0000 { > > + no-map; > > + reg = <0x0 0x84B00000 0x0 0x100000>; > > + }; > > + > > + npu_pkt@85000000 { > > + no-map; > > + reg = <0x0 0x85000000 0x0 0x1A00000>; > > + }; > > + > > + npu_phyaddr@86B00000 { > > + no-map; > > + reg = <0x0 0x86B00000 0x0 0x100000>; > > + }; > > + > > + npu_rxdesc@86D00000 { > > + no-map; > > + reg = <0x0 0x86D00000 0x0 0x100000>; > > + }; > > + }; > > + > > + psci { > > + compatible = "arm,psci-0.2"; > > Not the first time I comment that (in general - not specifically to you): are you > sure that your platform supports PSCI v0.2 and not a later version? > > Please check your kernel log, you should see a message like > > [ 0.000000] psci: PSCIv1.1 detected in firmware. > > (with the right version) > > ...then use the right compatible string :-) ack, I will fix it. > > > + method = "smc"; > > + }; > > + > > + cpus { > > + #address-cells = <1>; > > + #size-cells = <0>; > > + > > + cpu-map { > > + cluster0 { > > + core0 { > > + cpu = <&cpu0>; > > + }; > > + core1 { > > + cpu = <&cpu1>; > > + }; > > Your cluster contains only two cores, this means that the other two are in a > parallel reality? :-P :-P I think this has been copied from vendor sdk. I will fix moving back 2 missing cpu from the 'parallel reality' :) > > Jokes apart, this cpu-map looks wrong. > > Check what the topology is supposed to be for real, clusterized or DynamIQ? > In the first case, you get X clusters with Y CPUs each - in the second case, > you get *one* single cluster with all CPUs inside. I think it is just a linear architecture, but I will check with airoha folks. > > > + }; > > + }; > > + > > + cpu0: cpu@0 { > > + device_type = "cpu"; > > + compatible = "arm,cortex-a53"; > > + reg = <0x0>; > > + enable-method = "psci"; > > + clock-frequency = <80000000>; > > + next-level-cache = <&L2_0>; > > + }; > > + > > + cpu1: cpu@1 { > > + device_type = "cpu"; > > + compatible = "arm,cortex-a53"; > > + reg = <0x1>; > > + enable-method = "psci"; > > + clock-frequency = <80000000>; > > + next-level-cache = <&L2_0>; > > + }; > > + > > + cpu2: cpu@2 { > > + device_type = "cpu"; > > + compatible = "arm,cortex-a53"; > > + reg = <0x2>; > > + enable-method = "psci"; > > + clock-frequency = <80000000>; > > + next-level-cache = <&L2_0>; > > + }; > > + > > + cpu3: cpu@3 { > > + device_type = "cpu"; > > + compatible = "arm,cortex-a53"; > > + reg = <0x3>; > > + enable-method = "psci"; > > + clock-frequency = <80000000>; > > + next-level-cache = <&L2_0>; > > + }; > > + > > + L2_0: l2-cache0 { > > + compatible = "cache"; > > + cache-level = <2>; > > + cache-unified; > > Do you know what is the l2 cache size, line size, sets? > cache-size = < ... > > cache-line-size = < ... > > cache-sets = < ... > not sure about them, I will sync with airoha folks. > > > + }; > > + }; > > + > > All iospace addressable nodes must go into a soc node, others go in the root node. ack, I will fix it. > > soc { > gic: interrupt-controller@9000000 { > .... > } > > uart0: serial@ .... > > }; > > > + gic: interrupt-controller@9000000 { > > + compatible = "arm,gic-v3"; > > + interrupt-controller; > > + #interrupt-cells = <3>; > > + #address-cells = <1>; > > + #size-cells = <1>; > > + reg = <0x0 0x09000000 0x0 0x20000>, > > + <0x0 0x09080000 0x0 0x80000>, > > + <0x0 0x09400000 0x0 0x2000>, > > + <0x0 0x09500000 0x0 0x2000>, > > + <0x0 0x09600000 0x0 0x20000>; > > + interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>; > > + }; > > + > > + timer { > > + compatible = "arm,armv8-timer"; > > + interrupt-parent = <&gic>; > > + interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, > > + <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, > > + <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, > > + <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; > > + }; > > + > > + uart1: serial@1fbf0000 { > > + compatible = "ns16550"; > > + reg = <0x0 0x1fbf0000 0x0 0x30>; > > + reg-io-width = <4>; > > + reg-shift = <2>; > > + interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; > > + clock-frequency = <1843200>; > > + status = "okay"; > > status is okay by default, you don't need that. ack, I will fix it. Regards, Lorenzo > > > + }; > > +}; > > Cheers, > Angelo
Attachment:
signature.asc
Description: PGP signature