On 2.05.2023 13:23, Dmitry Baryshkov wrote: > On Tue, 2 May 2023 at 14:15, Konrad Dybcio <konrad.dybcio@xxxxxxxxxx> wrote: >> >> >> >> On 1.05.2023 22:33, Dmitry Baryshkov wrote: >>> Convert the clock driver to specify parent data rather than parent >>> names, to actually bind using 'clock-names' specified in the DTS rather >>> than global clock names. Use parent_hws where possible to refer parent >>> clocks directly, skipping the lookup. >>> >>> Note, the system names for xo clocks were changed from "cxo" to >>> "cxo_board" to follow the example of other platforms. This switches the >>> clocks to use DT-provided "cxo_board" clock instead of manually >>> registered "cxo" clock and allows us to drop the cxo clock. >>> >>> Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@xxxxxxxxxx> >>> --- >>> drivers/clk/qcom/gcc-mdm9615.c | 201 +++++++++++++++++++-------------- >>> 1 file changed, 119 insertions(+), 82 deletions(-) >>> >>> diff --git a/drivers/clk/qcom/gcc-mdm9615.c b/drivers/clk/qcom/gcc-mdm9615.c >>> index 2f921891008d..c1742113b0eb 100644 >>> --- a/drivers/clk/qcom/gcc-mdm9615.c >>> +++ b/drivers/clk/qcom/gcc-mdm9615.c >>> @@ -37,6 +37,20 @@ static struct clk_fixed_factor cxo = { >>> }, >>> }; >>> >>> +enum { >>> + P_CXO, >>> + P_PLL8, >>> + P_PLL14, >>> +}; >>> + >>> +static const struct parent_map gcc_cxo_map[] = { >>> + { P_CXO, 0 }, >>> +}; >>> + >>> +static const struct clk_parent_data gcc_cxo[] = { >>> + { .fw_name = "cxo", .name = "cxo_board" }, >> .index? > > I don't think we can use index when we have to remain compatible with > older DT files. Is there anything blocking us from using .index = .., .name = ..? Konrad > >> >> Konrad >>> +}; >>> + >>> static struct clk_pll pll0 = { >>> .l_reg = 0x30c4, >>> .m_reg = 0x30c8, >>> @@ -47,8 +61,8 @@ static struct clk_pll pll0 = { >>> .status_bit = 16, >>> .clkr.hw.init = &(struct clk_init_data){ >>> .name = "pll0", >>> - .parent_names = (const char *[]){ "cxo" }, >>> - .num_parents = 1, >>> + .parent_data = gcc_cxo, >>> + .num_parents = ARRAY_SIZE(gcc_cxo), >>> .ops = &clk_pll_ops, >>> }, >>> }; >>> @@ -58,7 +72,9 @@ static struct clk_regmap pll0_vote = { >>> .enable_mask = BIT(0), >>> .hw.init = &(struct clk_init_data){ >>> .name = "pll0_vote", >>> - .parent_names = (const char *[]){ "pll0" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &pll0.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_pll_vote_ops, >>> }, >>> @@ -69,7 +85,9 @@ static struct clk_regmap pll4_vote = { >>> .enable_mask = BIT(4), >>> .hw.init = &(struct clk_init_data){ >>> .name = "pll4_vote", >>> - .parent_names = (const char *[]){ "pll4" }, >>> + .parent_data = &(const struct clk_parent_data) { >>> + .fw_name = "pll4", .name = "pll4", >>> + }, >>> .num_parents = 1, >>> .ops = &clk_pll_vote_ops, >>> }, >>> @@ -85,8 +103,8 @@ static struct clk_pll pll8 = { >>> .status_bit = 16, >>> .clkr.hw.init = &(struct clk_init_data){ >>> .name = "pll8", >>> - .parent_names = (const char *[]){ "cxo" }, >>> - .num_parents = 1, >>> + .parent_data = gcc_cxo, >>> + .num_parents = ARRAY_SIZE(gcc_cxo), >>> .ops = &clk_pll_ops, >>> }, >>> }; >>> @@ -96,7 +114,9 @@ static struct clk_regmap pll8_vote = { >>> .enable_mask = BIT(8), >>> .hw.init = &(struct clk_init_data){ >>> .name = "pll8_vote", >>> - .parent_names = (const char *[]){ "pll8" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &pll8.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_pll_vote_ops, >>> }, >>> @@ -112,8 +132,8 @@ static struct clk_pll pll14 = { >>> .status_bit = 16, >>> .clkr.hw.init = &(struct clk_init_data){ >>> .name = "pll14", >>> - .parent_names = (const char *[]){ "cxo" }, >>> - .num_parents = 1, >>> + .parent_data = gcc_cxo, >>> + .num_parents = ARRAY_SIZE(gcc_cxo), >>> .ops = &clk_pll_ops, >>> }, >>> }; >>> @@ -123,26 +143,22 @@ static struct clk_regmap pll14_vote = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "pll14_vote", >>> - .parent_names = (const char *[]){ "pll14" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &pll14.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_pll_vote_ops, >>> }, >>> }; >>> >>> -enum { >>> - P_CXO, >>> - P_PLL8, >>> - P_PLL14, >>> -}; >>> - >>> static const struct parent_map gcc_cxo_pll8_map[] = { >>> { P_CXO, 0 }, >>> { P_PLL8, 3 } >>> }; >>> >>> -static const char * const gcc_cxo_pll8[] = { >>> - "cxo", >>> - "pll8_vote", >>> +static const struct clk_parent_data gcc_cxo_pll8[] = { >>> + { .fw_name = "cxo", .name = "cxo_board" }, >>> + { .hw = &pll8_vote.hw }, >>> }; >>> >>> static const struct parent_map gcc_cxo_pll14_map[] = { >>> @@ -150,17 +166,9 @@ static const struct parent_map gcc_cxo_pll14_map[] = { >>> { P_PLL14, 4 } >>> }; >>> >>> -static const char * const gcc_cxo_pll14[] = { >>> - "cxo", >>> - "pll14_vote", >>> -}; >>> - >>> -static const struct parent_map gcc_cxo_map[] = { >>> - { P_CXO, 0 }, >>> -}; >>> - >>> -static const char * const gcc_cxo[] = { >>> - "cxo", >>> +static const struct clk_parent_data gcc_cxo_pll14[] = { >>> + { .fw_name = "cxo", .name = "cxo_board" }, >>> + { .hw = &pll14_vote.hw }, >>> }; >>> >>> static struct freq_tbl clk_tbl_gsbi_uart[] = { >>> @@ -206,7 +214,7 @@ static struct clk_rcg gsbi1_uart_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi1_uart_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -222,8 +230,8 @@ static struct clk_branch gsbi1_uart_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi1_uart_clk", >>> - .parent_names = (const char *[]){ >>> - "gsbi1_uart_src", >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi1_uart_src.clkr.hw, >>> }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> @@ -257,7 +265,7 @@ static struct clk_rcg gsbi2_uart_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi2_uart_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -273,8 +281,8 @@ static struct clk_branch gsbi2_uart_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi2_uart_clk", >>> - .parent_names = (const char *[]){ >>> - "gsbi2_uart_src", >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi2_uart_src.clkr.hw, >>> }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> @@ -308,7 +316,7 @@ static struct clk_rcg gsbi3_uart_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi3_uart_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -324,8 +332,8 @@ static struct clk_branch gsbi3_uart_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi3_uart_clk", >>> - .parent_names = (const char *[]){ >>> - "gsbi3_uart_src", >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi3_uart_src.clkr.hw, >>> }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> @@ -359,7 +367,7 @@ static struct clk_rcg gsbi4_uart_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi4_uart_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -375,8 +383,8 @@ static struct clk_branch gsbi4_uart_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi4_uart_clk", >>> - .parent_names = (const char *[]){ >>> - "gsbi4_uart_src", >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi4_uart_src.clkr.hw, >>> }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> @@ -410,7 +418,7 @@ static struct clk_rcg gsbi5_uart_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi5_uart_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -426,8 +434,8 @@ static struct clk_branch gsbi5_uart_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi5_uart_clk", >>> - .parent_names = (const char *[]){ >>> - "gsbi5_uart_src", >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi5_uart_src.clkr.hw, >>> }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> @@ -473,7 +481,7 @@ static struct clk_rcg gsbi1_qup_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi1_qup_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -489,7 +497,9 @@ static struct clk_branch gsbi1_qup_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi1_qup_clk", >>> - .parent_names = (const char *[]){ "gsbi1_qup_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi1_qup_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -522,7 +532,7 @@ static struct clk_rcg gsbi2_qup_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi2_qup_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -538,7 +548,9 @@ static struct clk_branch gsbi2_qup_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi2_qup_clk", >>> - .parent_names = (const char *[]){ "gsbi2_qup_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi2_qup_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -571,7 +583,7 @@ static struct clk_rcg gsbi3_qup_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi3_qup_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -587,7 +599,9 @@ static struct clk_branch gsbi3_qup_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi3_qup_clk", >>> - .parent_names = (const char *[]){ "gsbi3_qup_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi3_qup_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -620,7 +634,7 @@ static struct clk_rcg gsbi4_qup_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi4_qup_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -636,7 +650,9 @@ static struct clk_branch gsbi4_qup_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi4_qup_clk", >>> - .parent_names = (const char *[]){ "gsbi4_qup_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi4_qup_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -669,7 +685,7 @@ static struct clk_rcg gsbi5_qup_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi5_qup_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -685,7 +701,9 @@ static struct clk_branch gsbi5_qup_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gsbi5_qup_clk", >>> - .parent_names = (const char *[]){ "gsbi5_qup_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gsbi5_qup_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -724,7 +742,7 @@ static struct clk_rcg gp0_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gp0_src", >>> - .parent_names = gcc_cxo, >>> + .parent_data = gcc_cxo, >>> .num_parents = ARRAY_SIZE(gcc_cxo), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_PARENT_GATE, >>> @@ -740,7 +758,9 @@ static struct clk_branch gp0_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gp0_clk", >>> - .parent_names = (const char *[]){ "gp0_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gp0_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -773,7 +793,7 @@ static struct clk_rcg gp1_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gp1_src", >>> - .parent_names = gcc_cxo, >>> + .parent_data = gcc_cxo, >>> .num_parents = ARRAY_SIZE(gcc_cxo), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -789,7 +809,9 @@ static struct clk_branch gp1_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gp1_clk", >>> - .parent_names = (const char *[]){ "gp1_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gp1_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -822,7 +844,7 @@ static struct clk_rcg gp2_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gp2_src", >>> - .parent_names = gcc_cxo, >>> + .parent_data = gcc_cxo, >>> .num_parents = ARRAY_SIZE(gcc_cxo), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -838,7 +860,9 @@ static struct clk_branch gp2_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "gp2_clk", >>> - .parent_names = (const char *[]){ "gp2_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &gp2_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -874,7 +898,7 @@ static struct clk_rcg prng_src = { >>> .clkr = { >>> .hw.init = &(struct clk_init_data){ >>> .name = "prng_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> }, >>> @@ -890,7 +914,9 @@ static struct clk_branch prng_clk = { >>> .enable_mask = BIT(10), >>> .hw.init = &(struct clk_init_data){ >>> .name = "prng_clk", >>> - .parent_names = (const char *[]){ "prng_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &prng_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> }, >>> @@ -936,7 +962,7 @@ static struct clk_rcg sdc1_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "sdc1_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> }, >>> @@ -951,7 +977,9 @@ static struct clk_branch sdc1_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "sdc1_clk", >>> - .parent_names = (const char *[]){ "sdc1_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &sdc1_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -984,7 +1012,7 @@ static struct clk_rcg sdc2_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "sdc2_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> }, >>> @@ -999,7 +1027,9 @@ static struct clk_branch sdc2_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "sdc2_clk", >>> - .parent_names = (const char *[]){ "sdc2_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &sdc2_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -1037,7 +1067,7 @@ static struct clk_rcg usb_hs1_xcvr_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hs1_xcvr_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -1053,7 +1083,9 @@ static struct clk_branch usb_hs1_xcvr_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hs1_xcvr_clk", >>> - .parent_names = (const char *[]){ "usb_hs1_xcvr_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &usb_hs1_xcvr_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -1086,7 +1118,7 @@ static struct clk_rcg usb_hsic_xcvr_fs_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hsic_xcvr_fs_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -1102,8 +1134,9 @@ static struct clk_branch usb_hsic_xcvr_fs_clk = { >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hsic_xcvr_fs_clk", >>> - .parent_names = >>> - (const char *[]){ "usb_hsic_xcvr_fs_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &usb_hsic_xcvr_fs_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .ops = &clk_branch_ops, >>> .flags = CLK_SET_RATE_PARENT, >>> @@ -1141,7 +1174,7 @@ static struct clk_rcg usb_hs1_system_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hs1_system_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -1156,8 +1189,9 @@ static struct clk_branch usb_hs1_system_clk = { >>> .enable_reg = 0x36a4, >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> - .parent_names = >>> - (const char *[]){ "usb_hs1_system_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &usb_hs1_system_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .name = "usb_hs1_system_clk", >>> .ops = &clk_branch_ops, >>> @@ -1196,7 +1230,7 @@ static struct clk_rcg usb_hsic_system_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hsic_system_src", >>> - .parent_names = gcc_cxo_pll8, >>> + .parent_data = gcc_cxo_pll8, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll8), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -1211,8 +1245,9 @@ static struct clk_branch usb_hsic_system_clk = { >>> .enable_reg = 0x2b58, >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> - .parent_names = >>> - (const char *[]){ "usb_hsic_system_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &usb_hsic_system_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .name = "usb_hsic_system_clk", >>> .ops = &clk_branch_ops, >>> @@ -1251,7 +1286,7 @@ static struct clk_rcg usb_hsic_hsic_src = { >>> .enable_mask = BIT(11), >>> .hw.init = &(struct clk_init_data){ >>> .name = "usb_hsic_hsic_src", >>> - .parent_names = gcc_cxo_pll14, >>> + .parent_data = gcc_cxo_pll14, >>> .num_parents = ARRAY_SIZE(gcc_cxo_pll14), >>> .ops = &clk_rcg_ops, >>> .flags = CLK_SET_RATE_GATE, >>> @@ -1265,7 +1300,9 @@ static struct clk_branch usb_hsic_hsic_clk = { >>> .enable_reg = 0x2b50, >>> .enable_mask = BIT(9), >>> .hw.init = &(struct clk_init_data){ >>> - .parent_names = (const char *[]){ "usb_hsic_hsic_src" }, >>> + .parent_hws = (const struct clk_hw*[]) { >>> + &usb_hsic_hsic_src.clkr.hw, >>> + }, >>> .num_parents = 1, >>> .name = "usb_hsic_hsic_clk", >>> .ops = &clk_branch_ops, >>> @@ -1281,8 +1318,8 @@ static struct clk_branch usb_hsic_hsio_cal_clk = { >>> .enable_reg = 0x2b48, >>> .enable_mask = BIT(0), >>> .hw.init = &(struct clk_init_data){ >>> - .parent_names = (const char *[]){ "cxo" }, >>> - .num_parents = 1, >>> + .parent_data = gcc_cxo, >>> + .num_parents = ARRAY_SIZE(gcc_cxo), >>> .name = "usb_hsic_hsio_cal_clk", >>> .ops = &clk_branch_ops, >>> }, > > >