Hi Humberto, Please see my comments inline. On 31.07.2014 13:22, Humberto Silva Naves wrote: > The different register groups (SRC, DIV, PLL, GATE, etc) are > now separated by a blank line, and within the same group, the > definitions are ordered by address. This is done to reduce the > chances of potential conflicts when adding new entries, and > to improve the readability of code. While at it, replaced some > spaces with tabs to keep consistency. I'm not sure whether this change really improves anything. It might seem plausible to have the registers grouped by their purpose, however remaining drivers have them directly listed in order of their addresses to match the order they are mentioned in documentation. For consistency, I'd prefer only one convention to be used across all Samsung clock drivers, so they would have to be changed as well. But IMHO this is a material for a separate clean-up series, while this one should be limited to functional improvements. In fact, this driver is kind of exception as it has PLL register definitions separated, which I probably missed in review. Best regards, Tomasz -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo@xxxxxxxxxxxxxxx More majordomo info at http://vger.kernel.org/majordomo-info.html