The LSIO SS of MX8QM is exactly the same as MX8QXP. So we can fully reuse the exist LSIO SS dtsi. Add <soc>-ss-lsio.dtsi with compatible string updated according to imx8-ss-lsio.dtsi. Cc: Rob Herring <robh+dt@xxxxxxxxxx> Cc: Mark Rutland <mark.rutland@xxxxxxx> Cc: devicetree@xxxxxxxxxxxxxxx Cc: Shawn Guo <shawnguo@xxxxxxxxxx> Cc: Sascha Hauer <kernel@xxxxxxxxxxxxxx> Cc: Fabio Estevam <fabio.estevam@xxxxxxx> Signed-off-by: Dong Aisheng <aisheng.dong@xxxxxxx> --- arch/arm64/boot/dts/freescale/imx8qm-ss-lsio.dtsi | 145 ++++++++++++++++++++++ 1 file changed, 145 insertions(+) create mode 100644 arch/arm64/boot/dts/freescale/imx8qm-ss-lsio.dtsi diff --git a/arch/arm64/boot/dts/freescale/imx8qm-ss-lsio.dtsi b/arch/arm64/boot/dts/freescale/imx8qm-ss-lsio.dtsi new file mode 100644 index 0000000..9ea772b --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8qm-ss-lsio.dtsi @@ -0,0 +1,145 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019 NXP + * Dong Aisheng <aisheng.dong@xxxxxxx> + */ + +&fspi0_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&fspi1_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&gpt0_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&gpt1_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&gpt2_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&gpt3_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&gpt4_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm0_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm1_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm2_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm3_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm4_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm5_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm6_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm7_clk { + compatible = "fsl,imx8qm-clock", "fsl,scu-clk"; +}; + +&pwm0_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm1_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm2_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm3_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm4_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm5_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm6_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&pwm7_lpcg { + compatible = "fsl,imx8qm-lpcg", "fsl,imx8qxp-lpcg"; +}; + +&lsio_mu0 { + compatible = "fsl,imx8m-mu", "fsl,imx6sx-mu"; +}; + +&lsio_mu1 { + compatible = "fsl,imx8qm-mu", "fsl,imx6sx-mu"; +}; + +&lsio_mu3 { + compatible = "fsl,imx8qm-mu", "fsl,imx6sx-mu"; +}; + +&lsio_mu4 { + compatible = "fsl,imx8qm-mu", "fsl,imx6sx-mu"; +}; + +&lsio_gpio0 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio1 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio2 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio3 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio4 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio5 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio6 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; + +&lsio_gpio7 { + compatible = "fsl,imx8qm-gpio", "fsl,imx35-gpio"; +}; -- 2.7.4