On 2022-11-29 02:10, jiadong.zhu@xxxxxxx wrote: > From: "Jiadong.Zhu" <Jiadong.Zhu@xxxxxxx> > > Trigger Mid-Command Buffer Preemption according to the priority of the software > rings and the hw fence signalling condition. > > The muxer saves the locations of the indirect buffer frames from the software > ring together with the fence sequence number in its fifo queue, and pops out > those records when the fences are signalled. The locations are used to resubmit > packages in preemption scenarios by coping the chunks from the software ring. > > v2: Update comment style. > v3: Fix conflict caused by previous modifications. > v4: Remove unnecessary prints. > v5: Fix corner cases for resubmission cases. > v6: Refactor functions for resubmission, calling fence_process in irq handler. > v7: Solve conflict for removing amdgpu_sw_ring.c. > v8: Add time threshold to judge if preemption request is needed. > v9: Correct comment spelling. Set fence emit timestamp before rsu assignment. > > Cc: Christian Koenig <Christian.Koenig@xxxxxxx> > Cc: Luben Tuikov <Luben.Tuikov@xxxxxxx> > Cc: Andrey Grodzovsky <Andrey.Grodzovsky@xxxxxxx> > Cc: Michel Dänzer <michel@xxxxxxxxxxx> > Signed-off-by: Jiadong.Zhu <Jiadong.Zhu@xxxxxxx> > Acked-by: Luben Tuikov <luben.tuikov@xxxxxxx> > Acked-by: Huang Rui <ray.huang@xxxxxxx> > --- > drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c | 54 +++ > drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c | 2 + > drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c | 12 + > drivers/gpu/drm/amd/amdgpu/amdgpu_ring.h | 8 + > drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.c | 351 +++++++++++++++++-- > drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.h | 29 +- > drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c | 2 + > drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c | 7 +- > 8 files changed, 422 insertions(+), 43 deletions(-) > > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c > index 2f8784396e89..ca6a47792dcb 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c > @@ -55,6 +55,7 @@ struct amdgpu_fence { > > /* RB, DMA, etc. */ > struct amdgpu_ring *ring; > + ktime_t start_timestamp; > }; > > static struct kmem_cache *amdgpu_fence_slab; > @@ -199,6 +200,8 @@ int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f, struct amd > } > } > > + to_amdgpu_fence(fence)->start_timestamp = ktime_get(); > + > /* This function can't be called concurrently anyway, otherwise > * emitting the fence would mess up the hardware ring buffer. > */ > @@ -415,6 +418,57 @@ unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring) > return lower_32_bits(emitted); > } > > +/** > + * amdgpu_fence_last_unsignaled_time_us - the time fence emited until now Spelling: emitted (See two lines above--a function whose name has "emitted"...) > + * @ring: ring the fence is associated with > + * > + * Find the earlist fence unsignaled until now, calculate the time delta Spelling: earliest Regards, Luben > + * between the time fence emitted and now. > + */ > +u64 amdgpu_fence_last_unsignaled_time_us(struct amdgpu_ring *ring) > +{ > + struct amdgpu_fence_driver *drv = &ring->fence_drv; > + struct dma_fence *fence; > + uint32_t last_seq, sync_seq; > + > + last_seq = atomic_read(&ring->fence_drv.last_seq); > + sync_seq = READ_ONCE(ring->fence_drv.sync_seq); > + if (last_seq == sync_seq) > + return 0; > + > + ++last_seq; > + last_seq &= drv->num_fences_mask; > + fence = drv->fences[last_seq]; > + if (!fence) > + return 0; > + > + return ktime_us_delta(ktime_get(), > + to_amdgpu_fence(fence)->start_timestamp); > +} > + > +/** > + * amdgpu_fence_update_start_timestamp - update the timestamp of the fence > + * @ring: ring the fence is associated with > + * @seq: the fence seq number to update. > + * @timestamp: the start timestamp to update. > + * > + * The function called at the time the fence and related ib is about to > + * resubmit to gpu in MCBP scenario. Thus we do not consider race condition > + * with amdgpu_fence_process to modify the same fence. > + */ > +void amdgpu_fence_update_start_timestamp(struct amdgpu_ring *ring, uint32_t seq, ktime_t timestamp) > +{ > + struct amdgpu_fence_driver *drv = &ring->fence_drv; > + struct dma_fence *fence; > + > + seq &= drv->num_fences_mask; > + fence = drv->fences[seq]; > + if (!fence) > + return; > + > + to_amdgpu_fence(fence)->start_timestamp = timestamp; > +} > + > /** > * amdgpu_fence_driver_start_ring - make the fence driver > * ready for use on the requested ring. > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c > index 9dc1487c6fb2..bc70d1e3efd6 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c > @@ -219,6 +219,7 @@ int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, > } > } > > + amdgpu_ring_ib_begin(ring); > if (job && ring->funcs->init_cond_exec) > patch_offset = amdgpu_ring_init_cond_exec(ring); > > @@ -293,6 +294,7 @@ int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, > ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH) > ring->funcs->emit_wave_limit(ring, false); > > + amdgpu_ring_ib_end(ring); > amdgpu_ring_commit(ring); > return 0; > } > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c > index 3e316b013fd9..5163cad5b35f 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c > @@ -572,3 +572,15 @@ int amdgpu_ring_init_mqd(struct amdgpu_ring *ring) > > return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop); > } > + > +void amdgpu_ring_ib_begin(struct amdgpu_ring *ring) > +{ > + if (ring->is_sw_ring) > + amdgpu_sw_ring_ib_begin(ring); > +} > + > +void amdgpu_ring_ib_end(struct amdgpu_ring *ring) > +{ > + if (ring->is_sw_ring) > + amdgpu_sw_ring_ib_end(ring); > +} > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.h > index 073e767c057f..f752c7ae7f60 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.h > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.h > @@ -145,8 +145,13 @@ signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring, > uint32_t wait_seq, > signed long timeout); > unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring); > + > void amdgpu_fence_driver_isr_toggle(struct amdgpu_device *adev, bool stop); > > +u64 amdgpu_fence_last_unsignaled_time_us(struct amdgpu_ring *ring); > +void amdgpu_fence_update_start_timestamp(struct amdgpu_ring *ring, uint32_t seq, > + ktime_t timestamp); > + > /* > * Rings. > */ > @@ -313,6 +318,9 @@ struct amdgpu_ring { > #define amdgpu_ring_preempt_ib(r) (r)->funcs->preempt_ib(r) > > int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw); > +void amdgpu_ring_ib_begin(struct amdgpu_ring *ring); > +void amdgpu_ring_ib_end(struct amdgpu_ring *ring); > + > void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count); > void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib); > void amdgpu_ring_commit(struct amdgpu_ring *ring); > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.c > index a52c4e7e8c39..3348337379da 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.c > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.c > @@ -28,6 +28,7 @@ > #include "amdgpu.h" > > #define AMDGPU_MUX_RESUBMIT_JIFFIES_TIMEOUT (HZ / 2) > +#define AMDGPU_MAX_LAST_UNSIGNALED_THRESHOLD_US 10000 > > static const struct ring_info { > unsigned int hw_pio; > @@ -37,23 +38,145 @@ static const struct ring_info { > { AMDGPU_RING_PRIO_2, "gfx_high"}, > }; > > +static struct kmem_cache *amdgpu_mux_chunk_slab; > + > +static inline struct amdgpu_mux_entry *amdgpu_ring_mux_sw_entry(struct amdgpu_ring_mux *mux, > + struct amdgpu_ring *ring) > +{ > + return ring->entry_index < mux->ring_entry_size ? > + &mux->ring_entry[ring->entry_index] : NULL; > +} > + > +/* copy packages on sw ring range[begin, end) */ > +static void amdgpu_ring_mux_copy_pkt_from_sw_ring(struct amdgpu_ring_mux *mux, > + struct amdgpu_ring *ring, > + u64 s_start, u64 s_end) > +{ > + u64 start, end; > + struct amdgpu_ring *real_ring = mux->real_ring; > + > + start = s_start & ring->buf_mask; > + end = s_end & ring->buf_mask; > + > + if (start == end) { > + DRM_ERROR("no more data copied from sw ring\n"); > + return; > + } > + if (start > end) { > + amdgpu_ring_alloc(real_ring, (ring->ring_size >> 2) + end - start); > + amdgpu_ring_write_multiple(real_ring, (void *)&ring->ring[start], > + (ring->ring_size >> 2) - start); > + amdgpu_ring_write_multiple(real_ring, (void *)&ring->ring[0], end); > + } else { > + amdgpu_ring_alloc(real_ring, end - start); > + amdgpu_ring_write_multiple(real_ring, (void *)&ring->ring[start], end - start); > + } > +} > + > +static void amdgpu_mux_resubmit_chunks(struct amdgpu_ring_mux *mux) > +{ > + struct amdgpu_mux_entry *e = NULL; > + struct amdgpu_mux_chunk *chunk; > + uint32_t seq, last_seq; > + int i; > + > + /*find low priority entries:*/ > + if (!mux->s_resubmit) > + return; > + > + for (i = 0; i < mux->num_ring_entries; i++) { > + if (mux->ring_entry[i].ring->hw_prio <= AMDGPU_RING_PRIO_DEFAULT) { > + e = &mux->ring_entry[i]; > + break; > + } > + } > + > + if (!e) { > + DRM_ERROR("%s no low priority ring found\n", __func__); > + return; > + } > + > + last_seq = atomic_read(&e->ring->fence_drv.last_seq); > + seq = mux->seqno_to_resubmit; > + if (last_seq < seq) { > + /*resubmit all the fences between (last_seq, seq]*/ > + list_for_each_entry(chunk, &e->list, entry) { > + if (chunk->sync_seq > last_seq && chunk->sync_seq <= seq) { > + amdgpu_fence_update_start_timestamp(e->ring, > + chunk->sync_seq, > + ktime_get()); > + amdgpu_ring_mux_copy_pkt_from_sw_ring(mux, e->ring, > + chunk->start, > + chunk->end); > + mux->wptr_resubmit = chunk->end; > + amdgpu_ring_commit(mux->real_ring); > + } > + } > + } > + > + del_timer(&mux->resubmit_timer); > + mux->s_resubmit = false; > +} > + > +static void amdgpu_ring_mux_schedule_resubmit(struct amdgpu_ring_mux *mux) > +{ > + mod_timer(&mux->resubmit_timer, jiffies + AMDGPU_MUX_RESUBMIT_JIFFIES_TIMEOUT); > +} > + > +static void amdgpu_mux_resubmit_fallback(struct timer_list *t) > +{ > + struct amdgpu_ring_mux *mux = from_timer(mux, t, resubmit_timer); > + > + if (!spin_trylock(&mux->lock)) { > + amdgpu_ring_mux_schedule_resubmit(mux); > + DRM_ERROR("reschedule resubmit\n"); > + return; > + } > + amdgpu_mux_resubmit_chunks(mux); > + spin_unlock(&mux->lock); > +} > + > int amdgpu_ring_mux_init(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, > unsigned int entry_size) > { > mux->real_ring = ring; > mux->num_ring_entries = 0; > + > mux->ring_entry = kcalloc(entry_size, sizeof(struct amdgpu_mux_entry), GFP_KERNEL); > if (!mux->ring_entry) > return -ENOMEM; > > mux->ring_entry_size = entry_size; > + mux->s_resubmit = false; > + > + amdgpu_mux_chunk_slab = kmem_cache_create("amdgpu_mux_chunk", > + sizeof(struct amdgpu_mux_chunk), 0, > + SLAB_HWCACHE_ALIGN, NULL); > + if (!amdgpu_mux_chunk_slab) { > + DRM_ERROR("create amdgpu_mux_chunk cache failed\n"); > + return -ENOMEM; > + } > + > spin_lock_init(&mux->lock); > + timer_setup(&mux->resubmit_timer, amdgpu_mux_resubmit_fallback, 0); > > return 0; > } > > void amdgpu_ring_mux_fini(struct amdgpu_ring_mux *mux) > { > + struct amdgpu_mux_entry *e; > + struct amdgpu_mux_chunk *chunk, *chunk2; > + int i; > + > + for (i = 0; i < mux->num_ring_entries; i++) { > + e = &mux->ring_entry[i]; > + list_for_each_entry_safe(chunk, chunk2, &e->list, entry) { > + list_del(&chunk->entry); > + kmem_cache_free(amdgpu_mux_chunk_slab, chunk); > + } > + } > + kmem_cache_destroy(amdgpu_mux_chunk_slab); > kfree(mux->ring_entry); > mux->ring_entry = NULL; > mux->num_ring_entries = 0; > @@ -73,62 +196,48 @@ int amdgpu_ring_mux_add_sw_ring(struct amdgpu_ring_mux *mux, struct amdgpu_ring > ring->entry_index = mux->num_ring_entries; > e->ring = ring; > > + INIT_LIST_HEAD(&e->list); > mux->num_ring_entries += 1; > return 0; > } > > -static inline struct amdgpu_mux_entry *amdgpu_ring_mux_sw_entry(struct amdgpu_ring_mux *mux, > - struct amdgpu_ring *ring) > -{ > - return ring->entry_index < mux->ring_entry_size ? > - &mux->ring_entry[ring->entry_index] : NULL; > -} > - > -/* copy packages on sw ring range[begin, end) */ > -static void amdgpu_ring_mux_copy_pkt_from_sw_ring(struct amdgpu_ring_mux *mux, > - struct amdgpu_ring *ring, > - u64 s_start, u64 s_end) > -{ > - u64 start, end; > - struct amdgpu_ring *real_ring = mux->real_ring; > - > - start = s_start & ring->buf_mask; > - end = s_end & ring->buf_mask; > - > - if (start == end) { > - DRM_ERROR("no more data copied from sw ring\n"); > - return; > - } > - if (start > end) { > - amdgpu_ring_alloc(real_ring, (ring->ring_size >> 2) + end - start); > - amdgpu_ring_write_multiple(real_ring, (void *)&ring->ring[start], > - (ring->ring_size >> 2) - start); > - amdgpu_ring_write_multiple(real_ring, (void *)&ring->ring[0], end); > - } else { > - amdgpu_ring_alloc(real_ring, end - start); > - amdgpu_ring_write_multiple(real_ring, (void *)&ring->ring[start], end - start); > - } > -} > - > void amdgpu_ring_mux_set_wptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, u64 wptr) > { > struct amdgpu_mux_entry *e; > > + spin_lock(&mux->lock); > + > + if (ring->hw_prio <= AMDGPU_RING_PRIO_DEFAULT) > + amdgpu_mux_resubmit_chunks(mux); > + > e = amdgpu_ring_mux_sw_entry(mux, ring); > if (!e) { > DRM_ERROR("cannot find entry for sw ring\n"); > + spin_unlock(&mux->lock); > + return; > + } > + > + /* We could skip this set wptr as preemption in process. */ > + if (ring->hw_prio <= AMDGPU_RING_PRIO_DEFAULT && mux->pending_trailing_fence_signaled) { > + spin_unlock(&mux->lock); > return; > } > > - spin_lock(&mux->lock); > e->sw_cptr = e->sw_wptr; > + /* Update cptr if the package already copied in resubmit functions */ > + if (ring->hw_prio <= AMDGPU_RING_PRIO_DEFAULT && e->sw_cptr < mux->wptr_resubmit) > + e->sw_cptr = mux->wptr_resubmit; > e->sw_wptr = wptr; > e->start_ptr_in_hw_ring = mux->real_ring->wptr; > > - amdgpu_ring_mux_copy_pkt_from_sw_ring(mux, ring, e->sw_cptr, wptr); > - e->end_ptr_in_hw_ring = mux->real_ring->wptr; > - amdgpu_ring_commit(mux->real_ring); > - > + /* Skip copying for the packages already resubmitted.*/ > + if (ring->hw_prio > AMDGPU_RING_PRIO_DEFAULT || mux->wptr_resubmit < wptr) { > + amdgpu_ring_mux_copy_pkt_from_sw_ring(mux, ring, e->sw_cptr, wptr); > + e->end_ptr_in_hw_ring = mux->real_ring->wptr; > + amdgpu_ring_commit(mux->real_ring); > + } else { > + e->end_ptr_in_hw_ring = mux->real_ring->wptr; > + } > spin_unlock(&mux->lock); > } > > @@ -239,3 +348,169 @@ unsigned int amdgpu_sw_ring_priority(int idx) > return idx < ARRAY_SIZE(sw_ring_info) ? > sw_ring_info[idx].hw_pio : AMDGPU_RING_PRIO_DEFAULT; > } > + > +/*Scan on low prio rings to have unsignaled fence and high ring has no fence.*/ > +int amdgpu_mcbp_scan(struct amdgpu_ring_mux *mux) > +{ > + struct amdgpu_ring *ring; > + int i, need_preempt; > + > + need_preempt = 0; > + for (i = 0; i < mux->num_ring_entries; i++) { > + ring = mux->ring_entry[i].ring; > + if (ring->hw_prio > AMDGPU_RING_PRIO_DEFAULT && > + amdgpu_fence_count_emitted(ring) > 0) > + return 0; > + if (ring->hw_prio <= AMDGPU_RING_PRIO_DEFAULT && > + amdgpu_fence_last_unsignaled_time_us(ring) > > + AMDGPU_MAX_LAST_UNSIGNALED_THRESHOLD_US) > + need_preempt = 1; > + } > + return need_preempt && !mux->s_resubmit; > +} > + > +/* Trigger Mid-Command Buffer Preemption (MCBP) and find if we need to resubmit. */ > +int amdgpu_mcbp_trigger_preempt(struct amdgpu_ring_mux *mux) > +{ > + int r; > + > + spin_lock(&mux->lock); > + mux->pending_trailing_fence_signaled = true; > + r = amdgpu_ring_preempt_ib(mux->real_ring); > + spin_unlock(&mux->lock); > + return r; > +} > + > +void amdgpu_sw_ring_ib_begin(struct amdgpu_ring *ring) > +{ > + struct amdgpu_device *adev = ring->adev; > + struct amdgpu_ring_mux *mux = &adev->gfx.muxer; > + > + WARN_ON(!ring->is_sw_ring); > + if (ring->hw_prio > AMDGPU_RING_PRIO_DEFAULT) { > + if (amdgpu_mcbp_scan(mux) > 0) > + amdgpu_mcbp_trigger_preempt(mux); > + return; > + } > + > + amdgpu_ring_mux_start_ib(mux, ring); > +} > + > +void amdgpu_sw_ring_ib_end(struct amdgpu_ring *ring) > +{ > + struct amdgpu_device *adev = ring->adev; > + struct amdgpu_ring_mux *mux = &adev->gfx.muxer; > + > + WARN_ON(!ring->is_sw_ring); > + if (ring->hw_prio > AMDGPU_RING_PRIO_DEFAULT) > + return; > + amdgpu_ring_mux_end_ib(mux, ring); > +} > + > +void amdgpu_ring_mux_start_ib(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring) > +{ > + struct amdgpu_mux_entry *e; > + struct amdgpu_mux_chunk *chunk; > + > + spin_lock(&mux->lock); > + amdgpu_mux_resubmit_chunks(mux); > + spin_unlock(&mux->lock); > + > + e = amdgpu_ring_mux_sw_entry(mux, ring); > + if (!e) { > + DRM_ERROR("cannot find entry!\n"); > + return; > + } > + > + chunk = kmem_cache_alloc(amdgpu_mux_chunk_slab, GFP_KERNEL); > + if (!chunk) { > + DRM_ERROR("alloc amdgpu_mux_chunk_slab failed\n"); > + return; > + } > + > + chunk->start = ring->wptr; > + list_add_tail(&chunk->entry, &e->list); > +} > + > +static void scan_and_remove_signaled_chunk(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring) > +{ > + uint32_t last_seq, size = 0; > + struct amdgpu_mux_entry *e; > + struct amdgpu_mux_chunk *chunk, *tmp; > + > + e = amdgpu_ring_mux_sw_entry(mux, ring); > + if (!e) { > + DRM_ERROR("cannot find entry!\n"); > + return; > + } > + > + last_seq = atomic_read(&ring->fence_drv.last_seq); > + > + list_for_each_entry_safe(chunk, tmp, &e->list, entry) { > + if (chunk->sync_seq <= last_seq) { > + list_del(&chunk->entry); > + kmem_cache_free(amdgpu_mux_chunk_slab, chunk); > + } else { > + size++; > + } > + } > +} > + > +void amdgpu_ring_mux_end_ib(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring) > +{ > + struct amdgpu_mux_entry *e; > + struct amdgpu_mux_chunk *chunk; > + > + e = amdgpu_ring_mux_sw_entry(mux, ring); > + if (!e) { > + DRM_ERROR("cannot find entry!\n"); > + return; > + } > + > + chunk = list_last_entry(&e->list, struct amdgpu_mux_chunk, entry); > + if (!chunk) { > + DRM_ERROR("cannot find chunk!\n"); > + return; > + } > + > + chunk->end = ring->wptr; > + chunk->sync_seq = READ_ONCE(ring->fence_drv.sync_seq); > + > + scan_and_remove_signaled_chunk(mux, ring); > +} > + > +bool amdgpu_mcbp_handle_trailing_fence_irq(struct amdgpu_ring_mux *mux) > +{ > + struct amdgpu_mux_entry *e; > + struct amdgpu_ring *ring = NULL; > + int i; > + > + if (!mux->pending_trailing_fence_signaled) > + return false; > + > + if (mux->real_ring->trail_seq != le32_to_cpu(*mux->real_ring->trail_fence_cpu_addr)) > + return false; > + > + for (i = 0; i < mux->num_ring_entries; i++) { > + e = &mux->ring_entry[i]; > + if (e->ring->hw_prio <= AMDGPU_RING_PRIO_DEFAULT) { > + ring = e->ring; > + break; > + } > + } > + > + if (!ring) { > + DRM_ERROR("cannot find low priority ring\n"); > + return false; > + } > + > + amdgpu_fence_process(ring); > + if (amdgpu_fence_count_emitted(ring) > 0) { > + mux->s_resubmit = true; > + mux->seqno_to_resubmit = ring->fence_drv.sync_seq; > + amdgpu_ring_mux_schedule_resubmit(mux); > + } > + > + mux->pending_trailing_fence_signaled = false; > + return true; > +} > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.h > index f67970dc3dbd..4be45fc14954 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.h > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring_mux.h > @@ -29,6 +29,7 @@ > #include "amdgpu_ring.h" > > struct amdgpu_ring; > + > /** > * struct amdgpu_mux_entry - the entry recording software rings copying information. > * @ring: the pointer to the software ring. > @@ -37,6 +38,7 @@ struct amdgpu_ring; > * @sw_cptr: the position of the copy pointer in the sw ring. > * @sw_rptr: the read pointer in software ring. > * @sw_wptr: the write pointer in software ring. > + * @list: list head for amdgpu_mux_chunk > */ > struct amdgpu_mux_entry { > struct amdgpu_ring *ring; > @@ -45,6 +47,7 @@ struct amdgpu_mux_entry { > u64 sw_cptr; > u64 sw_rptr; > u64 sw_wptr; > + struct list_head list; > }; > > struct amdgpu_ring_mux { > @@ -55,6 +58,26 @@ struct amdgpu_ring_mux { > unsigned int ring_entry_size; > /*the lock for copy data from different software rings*/ > spinlock_t lock; > + bool s_resubmit; > + uint32_t seqno_to_resubmit; > + u64 wptr_resubmit; > + struct timer_list resubmit_timer; > + > + bool pending_trailing_fence_signaled; > +}; > + > +/** > + * struct amdgpu_mux_chunk - save the location of indirect buffer's package on softare rings. > + * @entry: the list entry. > + * @sync_seq: the fence seqno related with the saved IB. > + * @start:- start location on the software ring. > + * @end:- end location on the software ring. > + */ > +struct amdgpu_mux_chunk { > + struct list_head entry; > + uint32_t sync_seq; > + u64 start; > + u64 end; > }; > > int amdgpu_ring_mux_init(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, > @@ -64,15 +87,17 @@ int amdgpu_ring_mux_add_sw_ring(struct amdgpu_ring_mux *mux, struct amdgpu_ring > void amdgpu_ring_mux_set_wptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, u64 wptr); > u64 amdgpu_ring_mux_get_wptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); > u64 amdgpu_ring_mux_get_rptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); > +void amdgpu_ring_mux_start_ib(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); > +void amdgpu_ring_mux_end_ib(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); > +bool amdgpu_mcbp_handle_trailing_fence_irq(struct amdgpu_ring_mux *mux); > > u64 amdgpu_sw_ring_get_rptr_gfx(struct amdgpu_ring *ring); > u64 amdgpu_sw_ring_get_wptr_gfx(struct amdgpu_ring *ring); > void amdgpu_sw_ring_set_wptr_gfx(struct amdgpu_ring *ring); > - > void amdgpu_sw_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count); > void amdgpu_sw_ring_ib_begin(struct amdgpu_ring *ring); > void amdgpu_sw_ring_ib_end(struct amdgpu_ring *ring); > - > const char *amdgpu_sw_ring_name(int idx); > unsigned int amdgpu_sw_ring_priority(int idx); > + > #endif > diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c > index 7ad3e51bad40..5cafba788e6c 100644 > --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c > +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c > @@ -582,6 +582,7 @@ int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, > if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync) > return 0; > > + amdgpu_ring_ib_begin(ring); > if (ring->funcs->init_cond_exec) > patch_offset = amdgpu_ring_init_cond_exec(ring); > > @@ -642,6 +643,7 @@ int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, > amdgpu_ring_emit_switch_buffer(ring); > amdgpu_ring_emit_switch_buffer(ring); > } > + amdgpu_ring_ib_end(ring); > return 0; > } > > diff --git a/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c b/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c > index ec528b1d82e5..4cb939ead783 100644 > --- a/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c > +++ b/drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c > @@ -5578,7 +5578,7 @@ static int gfx_v9_0_ring_preempt_ib(struct amdgpu_ring *ring) > ring->trail_seq += 1; > amdgpu_ring_alloc(ring, 13); > gfx_v9_0_ring_emit_fence(ring, ring->trail_fence_gpu_addr, > - ring->trail_seq, AMDGPU_FENCE_FLAG_EXEC); > + ring->trail_seq, AMDGPU_FENCE_FLAG_EXEC | AMDGPU_FENCE_FLAG_INT); > /*reset the CP_VMID_PREEMPT after trailing fence*/ > amdgpu_ring_emit_wreg(ring, > SOC15_REG_OFFSET(GC, 0, mmCP_VMID_PREEMPT), > @@ -6004,8 +6004,9 @@ static int gfx_v9_0_eop_irq(struct amdgpu_device *adev, > > switch (me_id) { > case 0: > - /* Fence signals are handled on the software rings*/ > - if (adev->gfx.num_gfx_rings) { > + if (adev->gfx.num_gfx_rings && > + !amdgpu_mcbp_handle_trailing_fence_irq(&adev->gfx.muxer)) { > + /* Fence signals are handled on the software rings*/ > for (i = 0; i < GFX9_NUM_SW_GFX_RINGS; i++) > amdgpu_fence_process(&adev->gfx.sw_gfx_ring[i]); > }