On Wed, Mar 3, 2021 at 10:58 PM Feifei Xu <Feifei.Xu@xxxxxxx> wrote: > > SDMA 4_x asics share the same MGCG/MGLS setting. > > Signed-off-by: Feifei Xu <Feifei.Xu@xxxxxxx> > --- > drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c | 12 +----------- > 1 file changed, 1 insertion(+), 11 deletions(-) > > diff --git a/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c b/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c > index 3bede8a70d7e..f46169c048fd 100644 > --- a/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c > +++ b/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c > @@ -2271,21 +2271,11 @@ static int sdma_v4_0_set_clockgating_state(void *handle, > if (amdgpu_sriov_vf(adev)) > return 0; > > - switch (adev->asic_type) { > - case CHIP_VEGA10: > - case CHIP_VEGA12: > - case CHIP_VEGA20: > - case CHIP_RAVEN: > - case CHIP_ARCTURUS: > - case CHIP_RENOIR: > - case CHIP_ALDEBARAN: > + if (adev->asic_type >= CHIP_VEGA10){ Need a space between ) and {. That said, do we even need to check the asic type here at all? I think this applies to all chips that have sdma4. Alex > sdma_v4_0_update_medium_grain_clock_gating(adev, > state == AMD_CG_STATE_GATE); > sdma_v4_0_update_medium_grain_light_sleep(adev, > state == AMD_CG_STATE_GATE); > - break; > - default: > - break; > } > return 0; > } > -- > 2.25.1 > > _______________________________________________ > amd-gfx mailing list > amd-gfx@xxxxxxxxxxxxxxxxxxxxx > https://lists.freedesktop.org/mailman/listinfo/amd-gfx _______________________________________________ amd-gfx mailing list amd-gfx@xxxxxxxxxxxxxxxxxxxxx https://lists.freedesktop.org/mailman/listinfo/amd-gfx